Digital background calibration for memory effects in pipelined analog-to-digital converters

被引:37
|
作者
Keane, JP [1 ]
Hurst, PJ [1 ]
Lewis, SH [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
analog-to-digital converter (ADC); calibration; dielectric materials; switched capacitor circuits;
D O I
10.1109/TCSI.2005.858760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memory errors can occur in the stages of a pipelined analog-to-digital converter (ADC) due to several effects. These include capacitor dielectric absorption/relaxation, incomplete stage reset at high clock rates, and parasitic capacitance effects when opamps are shared between subsequent pipeline stages. This paper describes these sources of memory errors and the effect they have on overall ADC linearity. It is shown how these errors relate to and differ from interstage gain errors. Two new calibration algorithms are proposed that correct for memory errors by digital post-processing of the ADC output. Both algorithms operate in the background and so do not require conversion to be interrupted in order to track changes due to temperature and supply variations. The two algorithms are compared in terms of their system costs and their dependence on input signal statistics.
引用
收藏
页码:511 / 525
页数:15
相关论文
共 50 条
  • [41] Methods of calibration and correction of analog-to-digital converters (review)
    Korotkov A.S.
    Russian Microelectronics, 2014, 43 (3) : 226 - 237
  • [42] Behavioral Modeling for Calibration of Pipeline Analog-To-Digital Converters
    Centurelli, Francesco
    Monsurro, Pietro
    Trifiletti, Alessandro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) : 1255 - 1264
  • [43] A 12-bit 20-Msample/s pipelined analog-to-digital converter with nested digital background calibration
    Wang, XY
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (11) : 1799 - 1808
  • [44] A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration
    Liu, HC
    Lee, ZM
    Wu, JT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1047 - 1056
  • [45] Radiation effects in analog CMOS analog-to-digital converters
    Turflinger, TL
    Davey, MV
    Bings, JP
    1996 IEEE RADIATION EFFECTS DATA WORKSHOP, WORKSHOP RECORD, 1996, : 6 - 12
  • [46] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256
  • [47] Analysis of INL in radix-4 pipelined analog-to-digital converters
    Farshidi, E.
    Rahmani, N.
    International Journal of Engineering, Transactions A: Basics, 2015, 28 (04): : 560 - 569
  • [48] An intellectual property module for auto-calibration of time-interleaved pipelined analog-to-digital converters
    Morin, D
    Normandin, F
    Grandmaison, ME
    Dang, H
    Savaria, Y
    Sawan, M
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 111 - 114
  • [49] New approach for digital calibration of pipelined analog to digital converters based on secant method
    Zia, Ehsan
    Shamsi, Alireza
    Mazloum, Jalil
    INTEGRATION-THE VLSI JOURNAL, 2022, 82 : 89 - 95
  • [50] SPECIFYING ANALOG-TO-DIGITAL CONVERTERS
    FREEMAN, J
    ELECTRONIC ENGINEER, 1968, 27 (06): : 44 - &