Digital background calibration for memory effects in pipelined analog-to-digital converters

被引:37
|
作者
Keane, JP [1 ]
Hurst, PJ [1 ]
Lewis, SH [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
analog-to-digital converter (ADC); calibration; dielectric materials; switched capacitor circuits;
D O I
10.1109/TCSI.2005.858760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memory errors can occur in the stages of a pipelined analog-to-digital converter (ADC) due to several effects. These include capacitor dielectric absorption/relaxation, incomplete stage reset at high clock rates, and parasitic capacitance effects when opamps are shared between subsequent pipeline stages. This paper describes these sources of memory errors and the effect they have on overall ADC linearity. It is shown how these errors relate to and differ from interstage gain errors. Two new calibration algorithms are proposed that correct for memory errors by digital post-processing of the ADC output. Both algorithms operate in the background and so do not require conversion to be interrupted in order to track changes due to temperature and supply variations. The two algorithms are compared in terms of their system costs and their dependence on input signal statistics.
引用
收藏
页码:511 / 525
页数:15
相关论文
共 50 条
  • [31] Calibration Technique for SAR Analog-to-Digital Converters
    Tong, Tao
    Yu, Wenhuan
    Hanumolu, Pavan K.
    Temes, Gabor C.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [32] DIGITAL-DOMAIN CALIBRATION OF MULTISTEP ANALOG-TO-DIGITAL CONVERTERS
    LEE, SH
    SONG, BS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1679 - 1688
  • [33] Calibration technique for SAR analog-to-digital converters
    Tao Tong
    Wenhuan Yu
    Pavan K. Hanumolu
    Gabor C. Temes
    Analog Integrated Circuits and Signal Processing, 2012, 73 : 301 - 309
  • [34] An efficient background calibration technique for analog-to-digital converters based on neural network
    Deng, Honghui
    Hu, Yijun
    Wang, Liang
    INTEGRATION-THE VLSI JOURNAL, 2020, 74 : 63 - 70
  • [35] Systematic design for power minimization of pipelined analog-to-digital converters
    Lotfi, R
    Taherzadeh-Sani, M
    Azizi, MY
    Shoaei, O
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 371 - 374
  • [36] Digital background and blind calibration for clock skew error in time-interleaved analog-to-digital converters
    Camarero, D
    Naviner, JF
    Loumeau, P
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 228 - 232
  • [37] ANALOG-TO-DIGITAL CONVERTERS
    SANTEN, J
    DESIGN NEWS, 1977, 33 (21) : 78 - &
  • [38] An equalization-based adaptive digital background calibration technique for successive approximation analog-to-digital converters
    Liu, Wenbo
    Chiu, Yun
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 289 - 292
  • [39] ANALOG-TO-DIGITAL CONVERTERS
    GROMOGLASOV, NM
    SUDIN, SL
    SUDINA, LI
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1977, 20 (01) : 96 - 99
  • [40] Analog-to-digital converters
    Le, B
    Rondeau, TW
    Reed, JH
    Bostian, CW
    IEEE SIGNAL PROCESSING MAGAZINE, 2005, 22 (06) : 69 - 77