A Histogram-Based Digital Background Calibration Technique for Pipelined A/D Converters

被引:1
|
作者
Yahyaee, Saeedeh [1 ]
Yavari, Mohammad [1 ]
机构
[1] Amirkabir Univ Technol, Tehran Polytech, Elect Engn Dept, Integrated Circuits Design Lab, Tehran, Iran
关键词
Capacitors mismatch; histogram-based digital background calibration; gain error; gain nonlinearity; pipelined analog-to-digital converters (ADCs); ADCS; ERROR;
D O I
10.1109/IICM57986.2022.10152348
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital background calibration technique for pipelined analog-to-digital converters (ADCs) to correct the gain error due to the capacitors mismatch and finite dc gain and nonlinearity error owing to the residue amplifiers. The proposed calibration scheme corrects these errors by using the histogram-based method. To calculate the linear and nonlinear coefficients, the threshold level of sub-ADC is changed and based on specifications of residue characteristic and output histogram, the first and third order coefficients are extracted. This method does not require any calibration signal or additional analog hardware and relaxes the performance requirements of the analog building circuits. Circuit level simulation results of a 12-bit 100 MS/s pipelined ADC in a 65 nm CMOS technology show that the proposed calibration scheme improves signal-to-noise and distortion (SNDR) and spurious free dynamic range (SFDR) from 30.4 dB and 31.8 dB to 69.3 dB and 81.2 dB, respectively.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [21] A digital calibration technique of capacitor mismatch for pipelined analog-to-digital converters
    Furuta, M
    Kawahito, S
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (08): : 1562 - 1568
  • [22] An adaptive digital domain calibration technique for pipelined analog-to-digital converters
    Hedayati, H
    Kashmiri, SM
    Shoaei, O
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 219 - 222
  • [23] Background calibration of operational amplifier gain error in pipelined A/D converters
    Ali, AMA
    Nagaraj, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09): : 631 - 634
  • [24] Least mean square adaptive digital background calibration of pipelined analog-to-digital converters
    Chiu, Y
    Tsang, CW
    Nikolic, B
    Gray, PR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01): : 38 - 46
  • [25] DIGITAL BACKGROUND CALIBRATION FOR PIPELINED ADCS
    Shi, Kun
    Redfern, Arthur J.
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2766 - 2769
  • [26] A digital background calibration technique for interstage gain nonlinearity in pipelined ADCs
    Ding, Bowen
    Miao, Peng
    Li, Fei
    Gu, Weiqi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (04):
  • [27] A digital background calibration technique for pipelined ADC using redundant stages
    Yoo, J
    Lee, E
    Swartzander, EE
    Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 5 - 8
  • [28] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [29] A Split-Based Digital Background Calibration of Pipelined Analog-to-Digital Converters by Cubic Spline Interpolation Filtering
    Ehsan Zia
    Ebrahim Farshidi
    Abdolnabi Kosarian
    Circuits, Systems, and Signal Processing, 2019, 38 : 4799 - 4816
  • [30] A Split-Based Digital Background Calibration of Pipelined Analog-to-Digital Converters by Cubic Spline Interpolation Filtering
    Zia, Ehsan
    Farshidi, Ebrahim
    Kosarian, Abdolnabi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (10) : 4799 - 4816