High-Speed Low-Power Viterbi Decoder Design for TCM Decoders

被引:17
|
作者
He, Jinjin [1 ]
Liu, Huaping [1 ]
Wang, Zhongfeng [2 ]
Huang, Xinming [3 ]
Zhang, Kai [3 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
[3] Worcester Polytech Inst, Dept Elect & Comp Engn, Worcester, MA 01609 USA
基金
美国国家科学基金会;
关键词
Trellis coded modulation (TCM); viterbi decoder; VLSI;
D O I
10.1109/TVLSI.2011.2111392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed, low-power design of Viterbi decoders for trellis coded modulation (TCM) systems is presented in this paper. It is well known that the Viterbi decoder (VD) is the dominant module determining the overall power consumption of TCM decoders. We propose a pre-computation architecture incorporated with T-algorithm for VD, which can effectively reduce the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in the paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption by as much as 70% without performance loss, while the degradation in clock speed is negligible.
引用
下载
收藏
页码:755 / 759
页数:5
相关论文
共 50 条
  • [21] An asynchronous Viterbi Decoder for low-power applications
    Javadi, B
    Naderi, M
    Pedram, H
    Afzali-Kusha, A
    Akbari, MK
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 471 - 480
  • [22] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, Arun
    Liu, K.J.R.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2000, 47 (11): : 1254 - 1270
  • [23] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, A
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (11) : 1254 - 1270
  • [24] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [25] A Low-Power IP Design of Viterbi Decoder with Dynamic Threshold Setting
    Lin, Yi-Ming
    Liu, Wan-Ching
    Chang, Li-Yuan
    Lien, Chih-Yuan
    Chen, Pei-Yin
    Chen, Shung-Chih
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 585 - 588
  • [26] HIGH-SPEED AND HIGH-CODING-GAIN VITERBI DECODER WITH LOW-POWER CONSUMPTION EMPLOYING SST (SCARCE STATE TRANSITION) SCHEME
    KUBOTA, S
    OHTANI, K
    KATO, S
    ELECTRONICS LETTERS, 1986, 22 (09) : 491 - 493
  • [27] A Novel Architecture for High-Speed Viterbi Decoder
    Lee, Yang-Han
    Jan, Yih-Guang
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    Peng, Chiung-Hsuan
    Lee, Wei-Tsong
    Chen, Chih-Tsung
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (04): : 343 - 352
  • [28] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [29] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [30] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2