Algorithm-based low-power/high-speed Reed-Solomon decoder design

被引:0
|
作者
Raghupathy, A
Liu, KJR
机构
[1] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
[2] Univ Maryland, Syst Res Inst, College Pk, MD 20742 USA
关键词
Berlekamp Massey algorithm; Channel coding; decoding; error-correction coding; Forney's method; high-speed integrated circuits; low power systems; parallel algorithms; parallel architectures; Reed-Solomon codes; very-large-scale integration;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the spread of Reed-Solomon (RS) codes to portable wireless applications, low-power RS decoder design has become important. This paper discusses how the Berlekamp Massey Decoding algorithm can be modified and mapped to obtain a low-power architecture. In addition, architecture level modifications that speed-up the syndrome and error computations are proposed. Then the VLSI architecture and design of the proposed low-power/high-speed decoder is presented, The proposed design is compared with a normal design that does not use these algorithm/architecture modifications. The power reduction when compared to the normal design is estimated. The results indicate a power reduction of about 40% or a speed-up of 1,34.
引用
收藏
页码:1254 / 1270
页数:17
相关论文
共 50 条
  • [1] Design of a high-speed Reed-Solomon decoder
    Baek, JH
    Kang, JY
    Sunwoo, MH
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 793 - 796
  • [2] A VLSI design of a high-speed Reed-Solomon decoder
    Lee, HH
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 316 - 320
  • [3] Design and implementation of high-speed Reed-Solomon decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    [J]. 1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 146 - 149
  • [4] ARCHITECTURE OF A HIGH-SPEED REED-SOLOMON DECODER
    IWAKI, T
    TANAKA, T
    YAMADA, E
    OKUDA, T
    SASADA, T
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (01) : 75 - 81
  • [5] A low-complexity, high-speed Reed-Solomon decoder
    Lee, H
    Azam, A
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 127 - 130
  • [6] An ultra high-speed Reed-Solomon decoder
    Lee, H
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1036 - 1039
  • [7] HIGH-SPEED DECODER OF REED-SOLOMON CODES
    WEI, SW
    WEI, CH
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (11) : 1588 - 1593
  • [8] Modified Euclidean algorithm block for high-speed Reed-Solomon decoder
    Lee, H
    [J]. ELECTRONICS LETTERS, 2001, 37 (14) : 903 - 904
  • [9] A New High-Speed Architecture for Reed-Solomon Decoder
    Zhou, Xun
    He, Xu
    Zhou, Liang
    [J]. NSWCTC 2009: INTERNATIONAL CONFERENCE ON NETWORKS SECURITY, WIRELESS COMMUNICATIONS AND TRUSTED COMPUTING, VOL 1, PROCEEDINGS, 2009, : 321 - 325
  • [10] A high speed Reed-Solomon decoder
    Lee, MH
    Choi, SB
    Chang, JS
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (04) : 1142 - 1149