A Two-Step ADC With a Continuous-Time SAR-Based First Stage

被引:27
|
作者
Shen, Linxiao [1 ]
Shen, Yi [2 ]
Li, Zhelu [3 ]
Shi, Wei [1 ]
Tang, Xiyuan [1 ]
Li, Shaolan [1 ]
Zhao, Wenda [1 ]
Zhang, Mantian [1 ]
Zhu, Zhangming [2 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[2] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
[3] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
关键词
Analog-to-digital converter (ADC); continuous-time SAR (CT-SAR); dynamic amplifier (DA); sampling noise reduction; successive approximation register (SAR);
D O I
10.1109/JSSC.2019.2933951
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a two-step analog-to-digital converter (ADC) that operates its first-stage successive approximation register (SAR) ADC in the continuous-time (CT) domain. It avoids the front-end sample-and-hold (S/H) circuit and its associated sampling noise. Hence, the proposed ADC allows the input capacitor size to be substantially reduced without incurring large sampling noise penalty. With input ac coupling, the first-stage CT-SAR can simultaneously perform input tracking and SAR quantization. Its conversion error is minimized by accelerating the SAR speed and providing redundancy. A floating-inverter-based (FIB) dynamic amplifier (DA) is used as the inter-stage amplifier and acts as a low-pass filter for the first-stage residue. To verify the proposed techniques, a 13-bit prototype ADC is built in 40-nm CMOS process. Its input capacitor is only 120 fF, which is over 20 times smaller than what would be needed in a classic Nyquist ADC with the S/H circuit. Operating at 2 MS/s, it achieves 72-dB signal-to-noise-and-distortion-ratio (SNDR) at the Nyquist rate while consuming only 25 mu W of power and 0.01 mm(2) of area.
引用
收藏
页码:3375 / 3385
页数:11
相关论文
共 50 条
  • [21] Two-Stage Internal DAC Mismatch Mitigation for a Continuous-Time Delta-Sigma ADC
    Neitola, Marko
    2019 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2019,
  • [22] A TDC-Based Two-Step Quantizer With Swapper Technique for a Multibit Continuous-Time Delta-Sigma Modulator
    Lin, Chen-Chien
    Weng, Chan-Hsiang
    Wei, Tzu-An
    Lin, Yung-Yu
    Lin, Tsung-Hsien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (02) : 75 - 79
  • [23] Characterization and Compensation of Nonlinearities in a Continuous-time First-order ΣΔ ADC
    Schmidt, C.
    Cousseau, J. E.
    Figueroa, J. L.
    Wichman, R.
    Werner, S.
    2010 IEEE INTERNATIONAL MICROWAVE WORKSHOP SERIES ON RF FRONT-ENDS FOR SOFTWARE DEFINED AND COGNITIVE RADIO SOLUTIONS (IMWS 2010), 2010,
  • [24] A Two-Step ADC With Statistical Calibration
    Yu, Yi-Long
    Hurst, Paul J.
    Levy, Bernard C.
    Lewis, Stephen H.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (08) : 2588 - 2601
  • [25] A Continuous-time Input Pipeline ADC
    Gubbins, David
    Lee, Bumha
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 169 - +
  • [26] Two-Step Single Slope/SAR ADC with Error Correction for CMOS Image Sensor
    Tang, Fang
    Bermak, Amine
    Amira, Abbes
    Benammar, Mohieddine Amor
    He, Debiao
    Zhao, Xiaojin
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [27] A Hybrid-Domain Two-Step Time-to-Digital Converter Using a Switch-Based Time-to-Voltage Converter and SAR ADC
    Kim, Jungho
    Kim, Young-Hwa
    Kim, KwangSeok
    Yu, Wonsik
    Cho, SeongHwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (07) : 631 - 635
  • [28] An 8-bit 900MS/s Two-Step SAR ADC
    Huang, Po-Chao
    Hu, Yao-Sheng
    Tai, Hung-Yen
    Chen, Hsin-Shu
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2898 - 2898
  • [29] Two-step reset method for energy-efficient SAR ADC switching schemes
    Osipov, D.
    Paul, St.
    ELECTRONICS LETTERS, 2016, 52 (10) : 816 - 817
  • [30] A 38.6-fJ/Conv.-Step Inverter-Based Continuous-Time Bandpass ΔΣ ADC in 28 nm Using Asynchronous SAR Quantizer
    Ghaedrahmati, Hanie
    Zhou, Jianjun
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3113 - 3117