A Two-Step ADC With a Continuous-Time SAR-Based First Stage

被引:23
|
作者
Shen, Linxiao [1 ]
Shen, Yi [2 ]
Li, Zhelu [3 ]
Shi, Wei [1 ]
Tang, Xiyuan [1 ]
Li, Shaolan [1 ]
Zhao, Wenda [1 ]
Zhang, Mantian [1 ]
Zhu, Zhangming [2 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[2] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
[3] Zhejiang Univ, Coll Elect Engn, Hangzhou 310027, Zhejiang, Peoples R China
关键词
Analog-to-digital converter (ADC); continuous-time SAR (CT-SAR); dynamic amplifier (DA); sampling noise reduction; successive approximation register (SAR);
D O I
10.1109/JSSC.2019.2933951
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a two-step analog-to-digital converter (ADC) that operates its first-stage successive approximation register (SAR) ADC in the continuous-time (CT) domain. It avoids the front-end sample-and-hold (S/H) circuit and its associated sampling noise. Hence, the proposed ADC allows the input capacitor size to be substantially reduced without incurring large sampling noise penalty. With input ac coupling, the first-stage CT-SAR can simultaneously perform input tracking and SAR quantization. Its conversion error is minimized by accelerating the SAR speed and providing redundancy. A floating-inverter-based (FIB) dynamic amplifier (DA) is used as the inter-stage amplifier and acts as a low-pass filter for the first-stage residue. To verify the proposed techniques, a 13-bit prototype ADC is built in 40-nm CMOS process. Its input capacitor is only 120 fF, which is over 20 times smaller than what would be needed in a classic Nyquist ADC with the S/H circuit. Operating at 2 MS/s, it achieves 72-dB signal-to-noise-and-distortion-ratio (SNDR) at the Nyquist rate while consuming only 25 mu W of power and 0.01 mm(2) of area.
引用
收藏
页码:3375 / 3385
页数:11
相关论文
共 50 条
  • [31] Energy-efficient and two-step structure switching scheme based on reference-free for SAR ADC
    Ding, Ruixue
    Dong, Shaopeng
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 99 (01) : 209 - 218
  • [32] MASH ΣΔ modulators with a noise-shaped two-step ADC in the second stage
    Shahghasemi, Mohsen
    Yavari, Mohammad
    [J]. INTEGRATION-THE VLSI JOURNAL, 2017, 56 : 77 - 85
  • [33] Modeling of High-Resolution Data Converter: Two-Step Pipelined-SAR ADC based on ISDM
    Gao, Bo
    Li, Xin
    Sun, Jie
    Wu, Jianhui
    [J]. ELECTRONICS, 2020, 9 (01)
  • [34] Energy-efficient and two-step structure switching scheme based on reference-free for SAR ADC
    Ruixue Ding
    Shaopeng Dong
    Depeng Sun
    Shubin Liu
    Zhangming Zhu
    [J]. Analog Integrated Circuits and Signal Processing, 2019, 99 : 209 - 218
  • [35] Power Bound Analysis of a Two-Step MASH Incremental ADC Based on Noise-Shaping SAR ADCs
    Akbari, Masoume
    Honarparvar, Mohammad
    Savaria, Yvon
    Sawan, Mohamad
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (08) : 3133 - 3146
  • [36] Continuous-Time Pipelined ADC: A Breed of Continuous-Time ADCs for Wideband Data Conversion
    Shibata, Hajime
    [J]. IEEE Open Journal of the Solid-State Circuits Society, 2023, 3 : 162 - 173
  • [37] A Two-step SAR ADC with Synchronous DEM Calibration Achieving Up to 15% Power Reduction
    Lan, Zhechong
    Dong, Li
    Jing, Xixin
    Liu, Liheng
    Li, Ken
    Shen, Ziyan
    Li, Zhiming
    Geng, Li
    [J]. APCCAS 2020: PROCEEDINGS OF THE 2020 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2020), 2020, : 11 - 14
  • [38] A Two-Step Radio Receiver Architecture Fully Embedded into a Charge-Sharing SAR ADC
    Pereira, Nuno
    Serra, Hugo
    Goes, Joao
    [J]. 2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [39] Optimizing resistances and capacitances of a continuous-time ΣΔ ADC
    de Lamarre, Laurent
    Louerat, Marie-Minerve
    Kaiser, Andreas
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 419 - +
  • [40] A continuous-time ΣΔ ADC with increased immunity to interferers
    Philips, K
    Nuijten, PACM
    Roovers, RLJ
    van Roermund, AHM
    Chavero, FM
    Pallarés, MT
    Torralba, A
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (12) : 2170 - 2178