Computational delay models to estimate the delay of floating cubes in CMOS circuits

被引:0
|
作者
Guerrero, D [1 ]
Wilke, G
Güntzel, JL
Bellido, MJ
Chico, JJ
Ruiz-de-Clavijo, P
Millan, A
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] Univ Fed Pelotas, Dept Matemat Estatist & Computacao, Pelotas, RS, Brazil
[3] Ctr Nacl Microelect, Inst Microelect Sevilla, Seville, Spain
[4] Univ Seville, Dept Tecnol Elect, Seville, Spain
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The verification of the timing requirements of large VLSI circuits is generally performed by using simulation or timing analysis on each combinational block of the circuit. A key factor in timing analysis is the election of the delay model type. Pin-to-pin delay models are usually employed, but their application is limited in timing analysis when dealing with floating mode or complex gates. This paper does not introduce a delay model but a delay model type called Transistor Path Delay Model (TPDM). This new type of delay model is specially useful for timing analysis in floating mode, since it is not required to know the whole input sequence to apply it, and can manage complex CMOS gates. An algorithm to get upper bounds on the stabilization time of each gate output using TPDM is also introduced.
引用
收藏
页码:501 / 510
页数:10
相关论文
共 50 条
  • [1] Accurate delay models of CMOS CML circuits for design optimization
    Jang, Ikchan
    Kim, Jintae
    Kim, SoYoung
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 297 - 307
  • [2] Accurate delay models of CMOS CML circuits for design optimization
    Ikchan Jang
    Jintae Kim
    SoYoung Kim
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 297 - 307
  • [3] Simplified current and delay models for deep submicron CMOS digital circuits
    Mansour, MM
    Shanbhag, NR
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 109 - 112
  • [4] DELAY MODELS FOR CMOS, BICMOS AND BINMOS CIRCUITS AND THEIR APPLICATIONS FOR TIMING SIMULATIONS
    EMBABI, SHK
    DAMODARAN, R
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (09) : 1132 - 1142
  • [5] Efficient delay yield estimate of digital circuits
    Jiang, XH
    Allan, GA
    ELECTRONICS LETTERS, 1999, 35 (24) : 2109 - 2110
  • [6] A Comprehensive Delay Model for CMOS CML Circuits
    Seckin, Utku
    Yang, Chih-Kong Ken
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (09) : 2608 - 2618
  • [7] SIGNAL DELAY CALCULATION FOR INTEGRATED CMOS CIRCUITS
    HUSS, SA
    GERBERSHAGEN, M
    AEU-ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 1987, 41 (04): : 214 - 222
  • [8] Delay analysis of UDSM CMOS VLSI circuits
    Samanta, Jagannath
    De, Bishnu Prasad
    INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND SYSTEM DESIGN 2011, 2012, 30 : 135 - 143
  • [9] A novel delay model of CMOS VLSI circuits
    Chang, Jian
    Johnson, Louis G.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 481 - +
  • [10] Delay Modeling of CMOS/CPL logic circuits
    Wan, YZ
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5613 - 5616