High-accuracy architecture-level power estimation for partitioned SRAM arrays in a 65-nm CMOS BPTM process

被引:0
|
作者
Do, Minh Q. [1 ]
Larsson-Edefors, Per [1 ]
Drazdziulis, Mindaugas [1 ]
机构
[1] Chalmers, Dept Comp Sci & Engn, SE-41296 Gothenburg, Sweden
关键词
VLSI; CMOS; deep submicron; power estimation; SRAM power modeling;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we validate our previously proposed high-level power estimation models for a 65-nm BPTM process, using a physically partitioned 2-kB 6T-SRAM array. Also, we describe a new probing methodology that allows us to accurately capture not only subthreshold leakage, but also all other significant leakage mechanisms. By combining the probing methodology and the power models, we can estimate dynamic, leakage and total power of the partitioned 2-kB memory array with a 97% accuracy of that of full circuit-level simulations of the entire array. We also discuss the effect of partitioning on SRAM array power with respect to process technology scaling: Partitioning has the effect that leakage-power constitutes an increasing fraction of total memory-power emphasizing the need to accurately capture leakage power in SRAM power models.
引用
收藏
页码:249 / 256
页数:8
相关论文
共 50 条
  • [31] A High-Throughput Multi-Match Priority Encoder for Data Retrieval on 65-nm SOTB CMOS Process
    Xuan-Thuan Nguyen
    Hong-Thu Nguyen
    Cong-Kha Pham
    PROCEEDINGS OF THE 2016 IEEE REGION 10 CONFERENCE (TENCON), 2016, : 2392 - 2395
  • [32] Analysis and Design of High Performance Wireless Power Delivery Using On-chip Octagonal Inductor in 65-nm CMOS
    Mao, Weijun
    Sun, Liusheng
    Xu, Junwei
    Wu, Jiajia
    Zhu, Xiaolei
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 401 - 405
  • [33] A 276-312-GHz (×12) Frequency Multiplier Chain With Milliwatt Level Output Power in 65-nm CMOS Technology
    Wu W.
    Wang J.
    Chen S.
    Chen S.
    Bao X.
    Wang Y.
    Zhang L.
    IEEE Microwave and Wireless Technology Letters, 2023, 33 (11): : 1556 - 1559
  • [34] Design of a low power high-speed dynamic latched comparator in 65-nm CMOS using peaking techniques
    Bakoune, Hypolite Pierre
    Tafo, Evariste Wembe
    Imano, Adolphe Moukengue
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (02) : 219 - 232
  • [35] High-Gain and Linear 60-GHz Power Amplifier With a Thin Digital 65-nm CMOS Technology
    Aloui, Sofiane
    Leite, Bernardo
    Demirel, Nejdat
    Plana, Robert
    Belot, Didier
    Kerherve, Eric
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (06) : 2425 - 2437
  • [36] A 19.5% Efficiency 51-73-GHz High-Output Power Frequency Doubler in 65-nm CMOS
    Chen, Zhilin
    Yu, Yiming
    Wu, Yunqiu
    Liu, Huihua
    Zhao, Chenxi
    Kang, Kai
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2019, 29 (12) : 818 - 821
  • [37] A Tunable Low-Power Oscillator Based on High-Q Lithium Niobate MEMS Resonators and 65-nm CMOS
    Kourani, Ali
    Gong, Songbin
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2018, 66 (12) : 5708 - 5723
  • [38] New Low-Leakage Power-Rail ESD Clamp Circuit in a 65-nm Low-Voltage CMOS Process
    Ker, Ming-Dou
    Chiu, Po-Yen
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 474 - 483
  • [39] 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Low Standby Leakage in 65-nm CMOS Process
    Lin, Chun-Yu
    Ker, Ming-Dou
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3417 - 3420
  • [40] A 31-dBm, High Ruggedness Power Amplifier in 65-nm Standard CMOS with High-Efficiency Stacked-Cascode Stages
    Leuschner, Stephan
    Pinarello, Sandro
    Hodel, Uwe
    Mueller, Jan-Erik
    Klar, Heinrich
    2010 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS RFIC SYMPOSIUM, 2010, : 395 - 398