Improved throughput arithmetic coder for JPEG2000

被引:0
|
作者
Dyer, M [1 ]
Taubman, D [1 ]
Nooshabadi, S [1 ]
机构
[1] Univ New S Wales, Sydney, NSW, Australia
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Increasing the throughput of the JPEG2000 block coder requires bit-plane and arithmetic coders capable of concurrent symbol processing. Previously described pipelined MQ coders are capable of consuming 1 symbol or less per clock cycle. We develop a new pipelined MQ coder that can process exactly two symbols per clock cycle. The technique is implemented on a FPGA, and is compared with our "Hypothesis Testing" arithmetic coder and a reference one symbol per cycle coder. Our implementation gives an increase in throughput of 1.9 times, at the cost of 1.7 times as much hardware, when compared to the reference coder. It also has 1.2 times the throughput, while consumin only 70% of the 9 hardware associated with the Hypothesis Testing coder.
引用
收藏
页码:2817 / 2820
页数:4
相关论文
共 50 条
  • [1] A high-performance architecture of arithmetic coder in JPEG2000
    Pastuszak, G
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1431 - 1434
  • [2] HIGHLY EFFICIENT, LOW COMPLEXITY ARITHMETIC CODER FOR JPEG2000
    Auli-Llinas, Francesc
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 5601 - 5605
  • [3] Dual symbol processing for MQ arithmetic coder in JPEG2000
    Noikaew, Nopphol
    Chitsobhuk, Orachat
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 1, PROCEEDINGS, 2008, : 521 - 524
  • [4] A DUAL SYMBOL ARITHMETIC CODER ARCHITECTURE WITH REDUCED MEMORY FOR JPEG2000
    Liu, Kai
    Li, YunSong
    2010 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, 2010, : 513 - 516
  • [5] High Throughput VLSI Architecture of MQ-Coder for JPEG2000
    Shi, Jiangyi
    Pang, Jie
    Di, Zhixiong
    Liu, Yaohui
    Li, Yunsong
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 2321 - +
  • [6] A NOVEL TRACE-PIPELINED BINARY ARITHMETIC CODER ARCHITECTURE FOR JPEG2000
    Rhu, Minsoo
    Park, In-Cheol
    SIPS: 2009 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2009, : 243 - 248
  • [7] A novel architecture of arithmetic coder in JPEG2000 based on parallel symbol encoding
    Pastuszak, G
    INTERNATIONAL CONFERENCE ON PARALLEL COMPUTING IN ELECTRICAL ENGINEERING, 2004, : 303 - 308
  • [8] Novel architecture for the JPEG2000 block coder
    Freeman, D
    Knowles, G
    JOURNAL OF ELECTRONIC IMAGING, 2004, 13 (04) : 897 - 906
  • [9] VLSI Architecture for MQ coder in JPEG2000
    Ramulu, G.
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Chandra, S. Sharath
    Gopal, M. Madana
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 106 - 110
  • [10] Optimization of Arithmetic Coding for JPEG2000
    Rhu, Minsoo
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2010, 20 (03) : 446 - 451