Pulsed PMOS Sense Amplifier for High Speed Single-Ended SRAM

被引:0
|
作者
Park, Juhyun [1 ]
Jeong, Hanwool [1 ]
Jung, Seong-Ook [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul, South Korea
关键词
8T SRAM; sense amplifier; single-ended read operation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a pulsed pMOS sense amplifier for single-ended static random access memory (SRAM) at low supply voltage is proposed. Domino logic for single-ended SRAM such as 8T SRAA4 has a large read delay because a large read bitline swing is required. To improve read delay, previously proposed pseudo nMOS based sense amplifier was proposed. However, it has a large static current, which causes a large energy consumption. With 22nm FinFET technology, the proposed pulsed pMOS sense amplifier improves read delay by about 80% compared with conventional domino logic and reduces energy consumption by 40% compared with previously proposed pseudo nMOS based sense amplifier.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [31] A High Input Impedance Single-Ended Input to Balanced Differential Output Amplifier
    Spinelli, Enrique Mario
    Haberman, Marcelo Alejandro
    Guerrero, Federico Nicolas
    Garcia, Pablo Andres
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2020, 69 (04) : 1682 - 1689
  • [32] A SINGLE-ENDED PUSH-PULL AUDIO AMPLIFIER
    PETERSON, A
    SINCLAIR, DB
    PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1951, 39 (03): : 311 - 311
  • [33] Packaging considerations for high-speed single-ended and differential nets
    Shan, Lei
    Kapur, Mohit
    Kwark, Young
    Ritter, Mark
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1765 - +
  • [34] A New Sense Amplifier Topology with Improved Performance for High Speed SRAM Applications
    Gundu, Anil Kumar
    Hashmi, Mohammad S.
    Grover, Anuj
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 185 - 190
  • [35] Secure and Reliable Single-Ended 10T SRAM Cell
    Sharma, Ayan
    Naz, Syed Farah
    Shah, Ambika Prasad
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 574 - 576
  • [36] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Shakouri, Erfan
    Ebrahimi, Behzad
    Eslami, Nima
    Chahardori, Mohammad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3479 - 3499
  • [37] Single-Ended 10T SRAM Cell with High Yield and Low Standby Power
    Erfan Shakouri
    Behzad Ebrahimi
    Nima Eslami
    Mohammad Chahardori
    Circuits, Systems, and Signal Processing, 2021, 40 : 3479 - 3499
  • [38] Single-Ended Subthreshold SRAM With Asymmetrical Write/Read-Assist
    Tu, Ming-Hsien
    Lin, Jihi-Yu
    Tsai, Ming-Chien
    Jou, Shyh-Jye
    Chuang, Ching-Te
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (12) : 3039 - 3047
  • [39] An Ultra-Low Power and High Speed Single Ended Sense Amplifier for Non-Volatile Memories
    Ngueya, Steve W.
    Mellier, Julien
    Ricard, Stephane
    Portal, Jean-Michel
    Aziza, Hassen
    2017 FIRST NEW GENERATION OF CAS (NGCAS), 2017, : 209 - 212
  • [40] Signal Integrity Analysis of High-Speed Single-Ended and Differential Vias
    Shen, Zuwei
    Tong, Jian
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 65 - +