Yield, power and performance optimization for low power clock network under parametric variations in nanometer scale design

被引:0
|
作者
Chawla, Tarun [1 ]
Amara, Amara [1 ]
Vladimirescu, Andrei [1 ]
机构
[1] Inst Super Elect Paris, Dept Elect, 21 Rue Assas, F-75006 Paris, France
关键词
D O I
10.1109/MWSCAS.2006.382252
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advancing in the nanometer regime, parametric variations has made yield a critical parameter to be included right in the beginning of the design process. Low power circuits have to be designed keeping in mind power consumption, minimum performance levels and yield and find the best compromise between all three. Statistical techniques, Monte Carlo Analysis, using log-normal model has been used to study the effect of parametric variations in leakage dominant 65 nm clock network design. Power supply (Vdd) and threshold voltage (Vth) scaling along with length and device sizing optimization is used to achieve best compromise among power consumption, delay and yield depending on the target application. General guidelines based on final application are given.
引用
收藏
页码:231 / +
页数:2
相关论文
共 50 条
  • [41] Design of a low power DSP with distributed and early clock gating
    Wang, Bing
    Wang, Qin
    Peng, Rui-Hua
    Fu, Yu-Zhuo
    Journal of Shanghai Jiaotong University (Science), 2007, 12 E (05) : 610 - 617
  • [42] The implementation and design of a low-power clock distribution microarchitecture
    Ji, Rong
    Zeng, Xianjun
    Chen, Liang
    Zhang, Junfeng
    INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE, AND STORAGE, PROCEEDINGS, 2007, : 21 - +
  • [43] Gated clock routing for low-power microprocessor design
    Oh, J
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (06) : 715 - 722
  • [44] Low Power Design of Johnson Counter Using Clock Gating
    Ismail, Sani Md.
    Rahman, A. B. M. Saadmaan
    Islam, Farha Tamanna
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 510 - 517
  • [45] Design of Low Power SAR ADC using Clock Retiming
    Jalaja, S.
    Prakash, Vijaya A. M.
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 181 - 186
  • [46] Activity-sensitive clock design for low power consumption
    Kang, Changjun
    Chen, Chunhong
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2007, 32 (04): : 221 - 226
  • [47] Design of a Low Power DSP with Distributed and Early Clock Gating
    王兵
    王琴
    彭瑞华
    付宇卓
    Journal of Shanghai Jiaotong University, 2007, (05) : 610 - 617
  • [48] Analyses and design of low power clock generators for RFID TAGs
    Klapf, Christian
    Missoni, Albert
    Pribyl, Wolfgang
    Holweg, Gerald
    Hofer, Guenter
    PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 181 - 184
  • [49] Design of Low Power Montgomery Multiplier Using Clock Technique
    Khanam, Ruqaiya
    Khan, Ramsha
    Parashar, Pragati
    ADVANCES IN BIOINFORMATICS, MULTIMEDIA, AND ELECTRONICS CIRCUITS AND SIGNALS, 2020, 1064 : 1 - 13
  • [50] Design and Optimization of Low Power and Low Light Sensor
    Boukhayma, Assim
    Caizzone, Antonino
    Capoccia, Raffaele
    Enz, Christian
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,