Yield, power and performance optimization for low power clock network under parametric variations in nanometer scale design

被引:0
|
作者
Chawla, Tarun [1 ]
Amara, Amara [1 ]
Vladimirescu, Andrei [1 ]
机构
[1] Inst Super Elect Paris, Dept Elect, 21 Rue Assas, F-75006 Paris, France
关键词
D O I
10.1109/MWSCAS.2006.382252
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advancing in the nanometer regime, parametric variations has made yield a critical parameter to be included right in the beginning of the design process. Low power circuits have to be designed keeping in mind power consumption, minimum performance levels and yield and find the best compromise between all three. Statistical techniques, Monte Carlo Analysis, using log-normal model has been used to study the effect of parametric variations in leakage dominant 65 nm clock network design. Power supply (Vdd) and threshold voltage (Vth) scaling along with length and device sizing optimization is used to achieve best compromise among power consumption, delay and yield depending on the target application. General guidelines based on final application are given.
引用
收藏
页码:231 / +
页数:2
相关论文
共 50 条
  • [21] Low Power Clock Generator Design With CMOS Signaling
    Fan, Yongping
    Young, Ian A.
    IEEE Open Journal of the Solid-State Circuits Society, 2021, 1 : 162 - 170
  • [22] Clock Gated Low Power Sequential Circuit Design
    Dev, Mahendra Pratap
    Baghel, Deepak
    Pandey, Bishwajeet
    Pattanaik, Manisha
    Shukla, Anupam
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 440 - 444
  • [23] Low-power rotary clock array design
    Yu, Zhengtao
    Liu, Xun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (01) : 5 - 12
  • [24] Low-power buffered clock tree design
    Vittal, A
    Marek-Sadowska, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (09) : 965 - 975
  • [25] Design and optimization of low-power processor for wireless sensor network
    Zhao, Gang
    Hou, Ligang
    Luo, Rengui
    Liu, Yuan
    Wu, Wuchen
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2006, 27 (SUPPL.): : 370 - 373
  • [26] Network Performance Optimization for Low-Voltage Power Line Communications
    Cui, Ying
    Liu, Xiaosheng
    Cao, Jian
    Xu, Dianguo
    ENERGIES, 2018, 11 (05)
  • [27] Power Efficient 3D Clock Distribution Network Design with TSV Count Optimization
    Joshi, Nikhil
    Reuben, John
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS, 2016, 93 : 169 - 175
  • [28] The Design of Ultra Low Power CMOS CGLNA in Nanometer Technology
    Kavyashree, P.
    Yellampalli, Siva S.
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 15 - 19
  • [29] Implementation of Low Power Flip Flop Design in Nanometer Regime
    Joshi, Pooja
    Khandelwal, Saurabh
    Akashe, Shyam
    2015 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES ACCT 2015, 2015, : 252 - 256
  • [30] Cache design for low power and high yield
    Mohammad, Baker
    Saint-Laurent, Martin
    Bassett, Paul
    Abraham, Jacob
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 103 - 107