Effect of gate hard mask and sidewall spacer structures on the gate oxide reliability of W/WNx/poly-Si gate MOSFET for high density DRAM applications

被引:3
|
作者
Lim, KY [1 ]
Cho, HJ [1 ]
Jang, SA [1 ]
Kim, YS [1 ]
Oh, JG [1 ]
Lee, JH [1 ]
Yang, HS [1 ]
Sohn, HC [1 ]
Kim, JW [1 ]
机构
[1] Hynix Semicond Inc, R&D Div, Ichon Si 467701, Kyoungki Do, South Korea
来源
关键词
D O I
10.1116/1.1897708
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have studied the effects of the gate hard mask and the gate spacer nitride film on the reliability of W/WNx/poly-Si gated devices. When the gate hard mask nitride film is used, severe degradation of the stress-induced leakage current (SILC) and the interface trap density (D-it) characteristics are observed in the large metal-oxide-semiconductor (MOS) capacitors. On the other hand, as the devices become smaller, the effects of the hard mask nitride film are relieved. The gate spacer stack plays a more critical role in the reliability of smaller devices. The oxide/nitride (ON) spacered devices exhibit better reliability m terms of SILC, D-it, threshold voltage (V-th) shift, and transconductance (G(m)) compared to those of the nitride/oxide/nitride (NON) spacered ones. These behaviors are explained by the mechanical stress of the nitride films. (c) 2005 American Vacuum Society.
引用
下载
收藏
页码:1036 / 1040
页数:5
相关论文
共 50 条
  • [41] On the Effect of SiC Power MOSFET Gate Oxide Degradation in High Frequency Phase Leg-Based Applications
    Naghibi, Javad
    Mohsenzade, Sadegh
    Iqbal, Saqib
    Mehran, Kamyar
    Foster, Martin P.
    2022 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2022,
  • [42] Polysilicon gate etching in high density plasmas .3. X-ray photoelectron spectroscopy investigation of sidewall passivation of silicon trenches using an oxide hard mask
    Bell, FH
    Joubert, O
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (04): : 2493 - 2499
  • [43] A High-Current Kink Effect Free Z-Gate Poly-Si Thin-Film Transistor
    Chien, Feng-Tso
    Yu, Cheng-Hao
    Chen, Chii-Wen
    Cheng, Ching-Hwa
    Kang, Tsung-Kuei
    Chiu, Hsien-Chin
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (07) : 886 - 889
  • [44] ELECTRON-BEAM INDUCED DAMAGE IN POLY-SI GATE MOS STRUCTURES AND ITS EFFECT ON LONG-TERM STABILITY
    SHIMAYA, M
    SHIONO, N
    NAKAJIMA, O
    HASHIMOTO, C
    SAKAKIBARA, Y
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1983, 130 (04) : 945 - 950
  • [45] Reliability characteristics of poly Si-gated high quality chemical vapor deposition hafnium oxide gate dielectric
    Lee, SJ
    Kwong, DL
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (02): : 427 - 431
  • [46] Improving reliability of poly-Si TFTs with channel layer and gate oxide passivated by NH3/N2O plasma
    Zeng, XB
    Sun, XW
    Li, JF
    Sin, JKO
    MICROELECTRONICS RELIABILITY, 2004, 44 (03) : 435 - 442
  • [47] High-performance poly-Si TFT with ultra-thin channel film and gate oxide for low-power application
    Chen, Yi-Hsuan
    Ma, William Cheng-Yu
    Chao, Tien-Sheng
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2015, 30 (10)
  • [48] High quality thin gate dielectric using ECR N2O-plasma for future poly-Si TFT applications
    Lee, JW
    Lee, NI
    Han, CH
    PROCEEDINGS OF THE THIRD SYMPOSIUM ON THIN FILM TRANSISTOR TECHNOLOGIES, 1997, 96 (23): : 79 - 88
  • [49] An ultra-narrow FinFET poly-Si gate structure fabricated with 193nm photolithography and in-situ PR/BARC and TEOS hard mask etching
    Liao, Wen-Shiang
    Wu, Cheng-Han
    Tang, Mao-Chyuan
    Huang, Sheng-Yi
    Shih, Tommy
    Liaw, Yue-Gie
    Chen, Kun-Ming
    Chen, Tung-Hung
    Tsen, Huan-Chiu
    Chung, Lee
    EMERGING LITHOGRAPHIC TECHNOLOGIES XII, PTS 1 AND 2, 2008, 6921
  • [50] Simulation of Charge-Trapping Effect on Floating Gate Si/Ge/Si Quantum Dots MOSFET Memory with High-κ Tunnel Oxide
    Aji, Adha Sukma
    Darma, Yudi
    PROCEEDINGS OF 2013 3RD INTERNATIONAL CONFERENCE ON INSTRUMENTATION, COMMUNICATIONS, INFORMATION TECHNOLOGY, AND BIOMEDICAL ENGINEERING (ICICI-BME), 2013, : 269 - 272