Effect of gate hard mask and sidewall spacer structures on the gate oxide reliability of W/WNx/poly-Si gate MOSFET for high density DRAM applications

被引:3
|
作者
Lim, KY [1 ]
Cho, HJ [1 ]
Jang, SA [1 ]
Kim, YS [1 ]
Oh, JG [1 ]
Lee, JH [1 ]
Yang, HS [1 ]
Sohn, HC [1 ]
Kim, JW [1 ]
机构
[1] Hynix Semicond Inc, R&D Div, Ichon Si 467701, Kyoungki Do, South Korea
来源
关键词
D O I
10.1116/1.1897708
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have studied the effects of the gate hard mask and the gate spacer nitride film on the reliability of W/WNx/poly-Si gated devices. When the gate hard mask nitride film is used, severe degradation of the stress-induced leakage current (SILC) and the interface trap density (D-it) characteristics are observed in the large metal-oxide-semiconductor (MOS) capacitors. On the other hand, as the devices become smaller, the effects of the hard mask nitride film are relieved. The gate spacer stack plays a more critical role in the reliability of smaller devices. The oxide/nitride (ON) spacered devices exhibit better reliability m terms of SILC, D-it, threshold voltage (V-th) shift, and transconductance (G(m)) compared to those of the nitride/oxide/nitride (NON) spacered ones. These behaviors are explained by the mechanical stress of the nitride films. (c) 2005 American Vacuum Society.
引用
下载
收藏
页码:1036 / 1040
页数:5
相关论文
共 50 条
  • [31] A novel self-aligned gate-overlapped LDD poly-Si TFT with high reliability and performance
    Hatano, M
    Akimoto, H
    Sakai, T
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 523 - 526
  • [32] Ultrathin oxide reliability:: Effects of gate doping concentration and poly-Si/SiO2 interface stress relaxation
    Wristers, D
    Wang, HH
    Han, LK
    Lin, C
    Chen, TS
    Kwong, DL
    Fulford, J
    PHYSICS AND CHEMISTRY OF SIO(2) AND THE SI-SIO(2) INTERFACE-3, 1996, 1996, 96 (01): : 733 - 743
  • [33] Improving gate oxide integrity (GOI) of a W/WNx/dual-poly Si stacked-gate by using wet-hydrogen oxidation in 0.14-μm CMOS devices
    Ohnishi, K
    Yamamoto, N
    Uchino, T
    Hanaoka, Y
    Tsuchiya, R
    Nonaka, Y
    Tanabe, Y
    Umezawa, T
    Fukuda, N
    Mitani, S
    Shiba, T
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 397 - 400
  • [34] HIGH-QUALITY GATE-OXIDE FILMS FOR LOW-TEMPERATURE FABRICATED POLY-SI TFTS
    SUYAMA, S
    OKAMOTO, A
    SHIRAI, S
    SERIKAWA, T
    RAPID THERMAL ANNEALING / CHEMICAL VAPOR DEPOSITION AND INTEGRATED PROCESSING, 1989, 146 : 301 - 306
  • [35] Poly-Si/TiN/Mo/HfO2 gate stack etching in high-density plasmas
    Luere, O.
    Pargon, E.
    Vallier, L.
    Joubert, O.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2011, 29 (01):
  • [36] Ultra thin oxide reliability: Effects of gate doping concentration and poly-Si/SiO2 interface stress relaxation
    Wristers, D
    Wang, HH
    Wolf, ID
    Han, LK
    Kwong, DL
    Fulford, J
    1996 IEEE INTERNATIONAL RELIABILITY PHYSICS PROCEEDINGS, 34TH ANNUAL, 1996, : 77 - 83
  • [37] HIGH-TEMPERATURE EFFECTS ON A COSI2/POLY-SI METAL-OXIDE SEMICONDUCTOR GATE CONFIGURATION
    NYGREN, S
    JOHANSSON, S
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1990, 8 (03): : 3011 - 3013
  • [38] Study of HfO2 high-k gate oxide for low-temperature poly-Si TFT
    Jung, JS
    Kwon, JY
    Xianyu, W
    Noguchi, T
    Jeong, SH
    Jeong, SW
    Roh, Y
    Noguchi, T
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2006, 48 : S32 - S34
  • [39] High-performance sidewall damascened tri-gate poly-si TFTs with the strain proximity free technique and stress memorization technique
    Hsieh, Dong-Ru
    Kuo, Po-Yi
    Lin, Jer-Yi
    Chen, Yi-Hsuan
    Chang, Tien-Shun
    Chao, Tien-Sheng
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2017, 32 (02)
  • [40] The fabrication and the reliability of poly-Si MOSFETs using ultra-thin high-K/metal-gate stack
    Lee, M. H.
    Chen, K. -J.
    SOLID-STATE ELECTRONICS, 2013, 79 : 244 - 247