Novel Area-efficient Null Convention Logic based on CMOS and Gate Diffusion Input (GDI) Hybrid

被引:2
|
作者
Metku, Prashanthi [1 ]
Kim, Kyung Ki [2 ]
Choi, Minsu [1 ]
机构
[1] Missouri Univ Sci & Technol, Dept Elect & Comp Engn, Rolla, MO 65409 USA
[2] Daegu Univ, Dept Elect Engn, Gyongsan, South Korea
关键词
Null convention logic; gate diffusion input; HYBRID implementation; ripple carry adder; DESIGN;
D O I
10.5573/JSTS.2020.20.1.127
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Null convention logic (NCL) is a promising delay insensitive paradigm for constructing asynchronous circuits. Traditionally, NCL circuits are implemented utilizing complementary metal oxide semiconductor (CMOS) technology that has large area overhead. To address this issue, a HYBRID methodology is introduced for realizing NCL circuits in this paper. The proposed approach utilizes both CMOS and gate diffusion input (GDI) techniques to significantly reduce the area. Compared with the conventional static CMOS NCL counterpart, the HYBRID implementation of an NCL up counter demonstrate an average of 10% reduction in the transistor count.
引用
收藏
页码:127 / 134
页数:8
相关论文
共 50 条
  • [31] CNTFET based Transmission Gate Diffusion Input Logic (C-TGDI) design
    Yadav, Neetika
    Pandey, Neeta
    Nand, Deva
    2021 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2021, : 701 - 705
  • [32] High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters
    Vidhyadharan, Abhay S.
    Satheesh, Aiswarya
    Pragnaa, Kilari
    Vidhyadharan, Sanjay
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (08) : 4649 - 4670
  • [33] An Area-Efficient CMOS Time-to-Digital Converter Based on a Pulse-Shrinking Scheme
    Chen, Chun-Chi
    Lin, Shih-Hao
    Hwang, Chorng-Sii
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (03) : 163 - 167
  • [34] High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters
    Abhay S. Vidhyadharan
    Aiswarya Satheesh
    Kilari Pragnaa
    Sanjay Vidhyadharan
    Circuits, Systems, and Signal Processing, 2022, 41 : 4649 - 4670
  • [35] MESO-CMOS Hybrid Circuits With Time-Multiplexing Technique for Energy and Area-Efficient Computing in Memory
    Huang, Tzuping
    Zhao, Linran
    Han, Yiming
    Li, Hai
    Young, Ian A.
    Jia, Yaoyao
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2025, 11 : 1 - 9
  • [36] Single Bit Hybrid Full Adder Cell by Gate Diffusion Input and Pass Transistor Logic Technique
    Goyal, Rishab
    Sharma, Sanjeev
    PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL TECHNOLOGY FOR GREEN ENERGY (ICAETGT), 2017, : 37 - 42
  • [37] Energy-Efficient Hybrid Spin-CMOS Logic Design Based on Cascadable Spin-Torque Majority Gate
    Cho, Kyungseon
    Seo, Yeongkyo
    IEEE TRANSACTIONS ON MAGNETICS, 2025, 61 (01)
  • [38] Highly sensitive and area-efficient CMOS image sensor using a PMOSFET-Type photodetector with a built-in transfer gate
    Seo, Sang-Ho
    Kim, Kyoung-Do
    Kong, Jae-Sung
    Shin, Jang-Kyoo
    Choi, Pyung
    SENSORS, CAMERAS, AND SYSTEMS FOR SCIENTIFIC/INDUSTRIAL APPLICATIONS VIII, 2007, 6501
  • [39] Design of 4:1 Multiplexer using Gate Diffusion Input Technique and Comparison of Delay and Power Performance with CMOS Logic
    Kumar, B. Sai
    Akilandeswari, A.
    Subramanian, Emg
    2022 14TH INTERNATIONAL CONFERENCE ON MATHEMATICS, ACTUARIAL SCIENCE, COMPUTER SCIENCE AND STATISTICS (MACS), 2022,
  • [40] An Area-Efficient Clamp Based on Transmission Gate Feedback Technology for Power Rail Electrostatic Discharge Protection
    Cai, Xiaowu
    Yan, Beiping
    Huo, Xiao
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (07) : 639 - 641