Novel Area-efficient Null Convention Logic based on CMOS and Gate Diffusion Input (GDI) Hybrid

被引:2
|
作者
Metku, Prashanthi [1 ]
Kim, Kyung Ki [2 ]
Choi, Minsu [1 ]
机构
[1] Missouri Univ Sci & Technol, Dept Elect & Comp Engn, Rolla, MO 65409 USA
[2] Daegu Univ, Dept Elect Engn, Gyongsan, South Korea
关键词
Null convention logic; gate diffusion input; HYBRID implementation; ripple carry adder; DESIGN;
D O I
10.5573/JSTS.2020.20.1.127
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Null convention logic (NCL) is a promising delay insensitive paradigm for constructing asynchronous circuits. Traditionally, NCL circuits are implemented utilizing complementary metal oxide semiconductor (CMOS) technology that has large area overhead. To address this issue, a HYBRID methodology is introduced for realizing NCL circuits in this paper. The proposed approach utilizes both CMOS and gate diffusion input (GDI) techniques to significantly reduce the area. Compared with the conventional static CMOS NCL counterpart, the HYBRID implementation of an NCL up counter demonstrate an average of 10% reduction in the transistor count.
引用
收藏
页码:127 / 134
页数:8
相关论文
共 50 条
  • [41] Design and Optimization of Reversible Logic Based Magnitude Comparator Using Gate Diffusion Input Technique
    Mukherjee, Dwip Narayan
    Panda, Saradindu
    Maji, Bansibadan
    IETE JOURNAL OF RESEARCH, 2023, 69 (06) : 3625 - 3637
  • [42] Hybrid cascode compensation with feedforward stage for high-speed area-efficient three-stage CMOS amplifiers
    Hamed Aminzadeh
    Ehsan Rakhshanizadeh
    Hamid Emamjomeh
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 253 - 256
  • [43] Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing
    Roodbali, Khadijeh Moeini
    Abiri, Ebrahim
    Hassanli, Kourosh
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (06): : 8129 - 8155
  • [44] Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing
    Khadijeh Moeini Roodbali
    Ebrahim Abiri
    Kourosh Hassanli
    The Journal of Supercomputing, 2024, 80 : 8129 - 8155
  • [45] Hybrid cascode compensation with feedforward stage for high-speed area-efficient three-stage CMOS amplifiers
    Aminzadeh, Hamed
    Rakhshanizadeh, Ehsan
    Emamjomeh, Hamid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (01) : 253 - 256
  • [46] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    Darabi, Abdolreza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
  • [47] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [48] Area-efficient buffer binding based on a novel two-port FIFO structure
    Rha, K
    Choi, K
    PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON HARDWARE/SOFTWARE CODESIGN, 2001, : 122 - 127
  • [49] A novel implementation scheme for high area-efficient DCT based on signed stochastic computation
    Li, Yan
    Hu, Jianhao
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 990 - 993
  • [50] Low Power Area-Efficient DCT Implementation Based on Markov Random Field-Stochastic Logic
    Li, Yufeng
    Li, Yan
    Cheng, Deqiang
    Chen, Jie
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,