共 50 条
- [42] Hybrid cascode compensation with feedforward stage for high-speed area-efficient three-stage CMOS amplifiers Analog Integrated Circuits and Signal Processing, 2014, 78 : 253 - 256
- [43] Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing JOURNAL OF SUPERCOMPUTING, 2024, 80 (06): : 8129 - 8155
- [44] Highly efficient low-area gate-diffusion-input-based approximate full adders for image processing computing The Journal of Supercomputing, 2024, 80 : 8129 - 8155
- [46] Design and Evaluation of Low Power and High Speed Logic Circuit Based on the Modified Gate Diffusion Input (m-GDI) Technique in 32nm CNTFET Technology 2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 67 - 72
- [48] Area-efficient buffer binding based on a novel two-port FIFO structure PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON HARDWARE/SOFTWARE CODESIGN, 2001, : 122 - 127
- [49] A novel implementation scheme for high area-efficient DCT based on signed stochastic computation 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 990 - 993
- [50] Low Power Area-Efficient DCT Implementation Based on Markov Random Field-Stochastic Logic 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,