Reliability simulation of AC hot carrier degradation for deep sub-micron MOSFETs

被引:0
|
作者
Shimizu, S
Tanizawa, M
Kusunoki, S
Inuishi, M
Miyoshi, H
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo, 664, 4-1, Mizuhara
关键词
hot carrier degradation; AC stress; AC lifetime; duty factor; circuit simulation;
D O I
10.1002/ecjb.4420791103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance under low supply voltage is required for ULSIs in combination with the higher packing density that results from scaling down to the deep sub-micron region. For this requirement, the conventional method, using the DC hot carrier lifetime of MOSFETs as measured by DC stress, overestimates the degradation caused by real circuit operation. As a result, the improvement of MOSFET performance is limited by attempting to satisfy the overestimated hot carrier criteria under DC stress. Therefore, it is strongly desired that the reliability simulation estimate accurately hot carrier degradation in real circuit operation. We have found that the degradation rate depends on the stress conditions and can be expressed in terms of the difference between the gate and drain voltages. Hence, in this paper, we propose a new method of modeling and calculation of hot carrier degradation that incorporates this dependence and will demonstrate improved accuracy in predicting degradation and life time for both AC and DC bias conditions. We also propose a new duty ratio extraction method that can be used to predict the lifetime for hot carrier degradation under actual circuit operation.
引用
收藏
页码:19 / 27
页数:9
相关论文
共 50 条
  • [41] Analytical High Frequency Channel Thermal Noise Modeling in Deep Sub-micron MOSFETs
    Ong, S. N.
    Yeo, K. S.
    Chew, K. W. J.
    Chan, L. H. K.
    Loo, X. S.
    Do, M. A.
    Boon, C. C.
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 556 - 559
  • [42] AC admittance measurement for sub-micron BJT
    Lee, TH
    Ma, JG
    Yeo, KS
    Do, MA
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 502 - 505
  • [43] Deep sub-micron chip development
    Ikeda, Hirokazu
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2006, 569 (01): : 98 - 101
  • [44] Hot carrier degradation in deep sub-micron nitride spacer lightly doped drain N-channel metal-oxide-semiconductor transistors
    Tsai, JL
    Huang, KY
    Lai, JH
    Gong, J
    Yang, FJ
    Lin, SY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (08): : 5078 - 5082
  • [45] THE IMPACT OF DIFFERENT HOT-CARRIER-DEGRADATION COMPONENTS ON THE OPTIMIZATION OF SUB-MICRON N-CHANNEL LDD TRANSISTORS
    BIERMANS, PTJ
    POORTER, T
    MERKSEPPINGBROEK, HJH
    JOURNAL DE PHYSIQUE, 1988, 49 (C-4): : 787 - 790
  • [46] A Study of Drain Current in Presence of Hot Carrier Effect for Sub-micron MOS Devices
    Kumar, B. Naresh
    Singh, Ajay Kumar
    Prabhu, C. M. R.
    2014 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND SYSTEM ENGINEERING (ICEESE), 2014, : 119 - 122
  • [47] STUDY ON THE RELATION BETWEEN STRUCTURE AND HOT CARRIER EFFECT IMMUNITY FOR DEEP SUB-MICRON GROOVED GATE NMOSFET's
    Ren Hongxia Zhang Xiaoju Hao Yue Xu Donggang(Microelectronics Institute
    Journal of Electronics(China), 2003, (03) : 202 - 208
  • [48] Process technique for SEU reliability improvement of deep sub-micron SRAM cell
    Saxena, PK
    Bhat, N
    SOLID-STATE ELECTRONICS, 2003, 47 (04) : 661 - 664
  • [49] SIMULATION OF GAAS SUB-MICRON FET WITH HOT-ELECTRON INJECTION STRUCTURE
    TOMIZAWA, K
    AWANO, Y
    HASHIZUME, N
    KAWASHIMA, M
    ELECTRONICS LETTERS, 1983, 19 (17) : 697 - 698
  • [50] Suppression of short channel effects by full inversion in deep sub-micron gate SOI MOSFETs
    Hanajiri, T
    Toyabe, T
    Sugano, T
    SOLID-STATE ELECTRONICS, 2001, 45 (12) : 2077 - 2081