Reliability simulation of AC hot carrier degradation for deep sub-micron MOSFETs

被引:0
|
作者
Shimizu, S
Tanizawa, M
Kusunoki, S
Inuishi, M
Miyoshi, H
机构
[1] ULSI Laboratory, Mitsubishi Electric Corporation, Itami, Hyogo, 664, 4-1, Mizuhara
关键词
hot carrier degradation; AC stress; AC lifetime; duty factor; circuit simulation;
D O I
10.1002/ecjb.4420791103
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance under low supply voltage is required for ULSIs in combination with the higher packing density that results from scaling down to the deep sub-micron region. For this requirement, the conventional method, using the DC hot carrier lifetime of MOSFETs as measured by DC stress, overestimates the degradation caused by real circuit operation. As a result, the improvement of MOSFET performance is limited by attempting to satisfy the overestimated hot carrier criteria under DC stress. Therefore, it is strongly desired that the reliability simulation estimate accurately hot carrier degradation in real circuit operation. We have found that the degradation rate depends on the stress conditions and can be expressed in terms of the difference between the gate and drain voltages. Hence, in this paper, we propose a new method of modeling and calculation of hot carrier degradation that incorporates this dependence and will demonstrate improved accuracy in predicting degradation and life time for both AC and DC bias conditions. We also propose a new duty ratio extraction method that can be used to predict the lifetime for hot carrier degradation under actual circuit operation.
引用
收藏
页码:19 / 27
页数:9
相关论文
共 50 条
  • [31] Reliability versus yield and die location in deep sub-micron VLSI
    Riordan, W
    Miller, R
    Hicks, J
    ISSM 2000: NINTH INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, PROCEEDINGS, 2000, : 207 - 210
  • [32] Influence of structure parameters on hot-carrier-effect immunity in deep sub-micron grooved gate PMOSFET
    Ren, H., 2005, Research Progress of Solid State Electronics (25):
  • [33] Sub-micron strained Si:SiGe heterostructure MOSFETs
    Clifton, PA
    Lavelle, SJ
    ONeill, AG
    MICROELECTRONICS JOURNAL, 1997, 28 (6-7) : 691 - 701
  • [34] SUB-MICRON CHANNEL MOSFETS LOGIC UNDER PUNCHTHROUGH
    NAKAMURA, T
    YAMAMOTO, M
    ISHIKAWA, H
    SHINODA, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (05) : 572 - 577
  • [35] MODELING OF PROCESS SENSITIVITY OF SUB-MICRON SILICON MOSFETS
    WILSON, CL
    ROITMAN, P
    MARCHIANDO, JF
    BLUE, JL
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1984, 131 (08) : C318 - C318
  • [36] Effects of wave function penetration on modeling of deep sub-micron p-MOSFETs
    Kauser, MZ
    Haque, A
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 677 - 680
  • [37] Model for random telegraph signals in sub-micron MOSFETS
    Amarasinghe, NV
    Çelik-Butler, Z
    Zlotnicka, A
    Wang, F
    SOLID-STATE ELECTRONICS, 2003, 47 (09) : 1443 - 1449
  • [38] Investigation of 1/f noise in sub-micron MOSFETs
    Vasina, P
    Çelik-Butler, Z
    Amarasinghe, NV
    QUANTUM 1/F NOISE AND OTHER LOW FREQUENCY FLUCTUATIONS IN ELECTRONIC DEVICES, 1999, 466 : 84 - 91
  • [39] Jitter in deep sub-micron interconnect
    Jang, JW
    Xu, S
    Burleson, W
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 84 - 89
  • [40] THE INFLUENCE OF THE MEASUREMENT SETUP ON ENHANCED AC HOT CARRIER DEGRADATION OF MOSFETS
    BELLENS, R
    HEREMANS, P
    GROESENEKEN, G
    MAES, HE
    WEBER, W
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (01) : 310 - 313