Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS

被引:56
|
作者
Mercer, Douglas A. [1 ]
机构
[1] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
calibration; CMOS; digital-to-analog converter (DAC); high linearity; high speed; low power; self-calibration;
D O I
10.1109/JSSC.2007.900279
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper will discuss a number of circuit approaches which lower the power consumed by a current steering digital-to-analog converter while maintaining both DC and AC performance levels. An example design provides 14-bit resolution and 200 MSPS conversion rate in a one-poly four-metal (1P4M) 0.18-mu m CMOS process. The inclusion of optional 3.3-V compatible devices allows operation over a supply range from 1.7 to 3.6 V. A power dissipation/conversion rate figure of merit of as low as 0.17 mW/MSPS was achieved for 1.8-V operation and as low as 0.28 mW/MSPS at 3.3 V. A measured single-tone SFDR of 70 dB is achieved at a 50-MHz output frequency, with a two-tone IMD of -75 dBc at 71 MHz output.
引用
收藏
页码:1688 / 1698
页数:11
相关论文
共 50 条
  • [41] A module generator for high-speed CMOS current output digital/analog converters
    Neff, RR
    Gray, PR
    SangiovanniVincentelli, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) : 448 - 451
  • [42] Low power approaches to high speed CMOS current steering DACs
    Mercer, Douglas A.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 153 - 160
  • [43] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter
    李学清
    樊华
    魏琦
    徐震
    刘嘉男
    杨华中
    Journal of Semiconductors, 2013, 34 (08) : 155 - 161
  • [44] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter
    Li Xueqing
    Fan Hua
    Wei Qi
    Xu Zhen
    Liu Jianan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [45] A Low-power, Bootstrapped Sample and Hold Circuit with Extended Input Range for Analog-to-Digital Converters in CMOS 0.18 μm
    Mohammadi, Ahmad
    Chahardori, Mohammad
    15TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD 2018), 2018, : 269 - 272
  • [46] A Time-to-Digital Converter for Low-Power Consumption Single Slope Analog-to-Digital Converters in a High-Speed CMOS Image Sensor
    Li, Ziyi
    Gao, Zhiyuan
    MICROMACHINES, 2024, 15 (05)
  • [47] A new technique for characterization of digital-to-analog converters in high-speed systems
    Savoj, Jafar
    Abbasfar, Ali-Azam
    Amirkhany, Amir
    Garlepp, Bruno W.
    Horowitz, Mark A.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 433 - +
  • [48] A 5.5 GHz Low-Power PLL using 0.18-μm CMOS technology
    Tsai, Jeng-Han
    Huang, Shao-Wei
    Chou, Jian-Ping
    2014 IEEE RADIO & WIRELESS SYMPOSIUM (RWS), 2014, : 205 - 207
  • [49] Low-power UWB LNA and mixer using 0.18-μm CMOS technology
    Karri, Satyanarayana Reddy
    Arasu, M. Annamalai
    Wong, King Wah
    Zheng, Yuanjin
    Lin, Fujiang
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 259 - +
  • [50] High-Speed Analog-to-Digital Converters in downscaled CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    D'Amico, Stefano
    Wambacq, Piet
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,