Low-power approaches to high-speed current-steering digital-to-analog converters in 0.18-μm CMOS

被引:56
|
作者
Mercer, Douglas A. [1 ]
机构
[1] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
calibration; CMOS; digital-to-analog converter (DAC); high linearity; high speed; low power; self-calibration;
D O I
10.1109/JSSC.2007.900279
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper will discuss a number of circuit approaches which lower the power consumed by a current steering digital-to-analog converter while maintaining both DC and AC performance levels. An example design provides 14-bit resolution and 200 MSPS conversion rate in a one-poly four-metal (1P4M) 0.18-mu m CMOS process. The inclusion of optional 3.3-V compatible devices allows operation over a supply range from 1.7 to 3.6 V. A power dissipation/conversion rate figure of merit of as low as 0.17 mW/MSPS was achieved for 1.8-V operation and as low as 0.28 mW/MSPS at 3.3 V. A measured single-tone SFDR of 70 dB is achieved at a 50-MHz output frequency, with a two-tone IMD of -75 dBc at 71 MHz output.
引用
收藏
页码:1688 / 1698
页数:11
相关论文
共 50 条
  • [31] A low-voltage low-power digital-audio ΣΔ modulator in 0.18-μm CMOS
    Gu, JY
    Ahmadi, M
    Miller, WC
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 79 - 82
  • [32] Low-Power 10-Gb/s Transmitter for High-Speed Graphic DRAMs Using 0.18-μm CMOS Technology
    Song, Jun-Yong
    Kwon, Oh-Kyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) : 921 - 925
  • [33] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [34] A new technique for on-chip error estimation and reconfiguration of current-steering digital-to-analog converters
    Rafeeque, KPS
    Vasudevan, V
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2348 - 2357
  • [35] Comparative Study on Pre-Distortion/Calibration Methods for Current-Steering Digital-to-Analog Converters
    Valet, Patrick
    Schwingshackl, David
    Tonello, Andrea M.
    2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
  • [36] 84-dB Range Logarithmic Digital-to-Analog Converter in CMOS 0.18-μm Technology
    Purighalla, Sandhya
    Maundy, Brent
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) : 279 - 283
  • [37] Background Adaptive Linearization of High-Speed Digital-to-Analog Converters
    Fenaroli, Andrea
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 582 - 585
  • [38] A Model-Based Approach Digital Pre-Distortion Method for Current-Steering Digital-to-Analog Converters
    Valet, Patrick
    Schwingshackl, David
    Gaier, Ulrich
    Tonello, Andrea M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (11) : 4583 - 4595
  • [39] A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL
    Minhad, K. N.
    Reaz, M. B. I.
    Jalil, J.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2014, 20 (09) : 29 - 34
  • [40] Modeling and realisation of high accuracy, high speed current-steering CMOS D/A converters
    Van den Bosch, A
    Borremans, M
    Vandenbussche, J
    Van der Plas, G
    Steyaert, M
    Gielen, G
    Sansen, W
    MEASUREMENT, 2000, 28 (02) : 123 - 138