A Time-to-Digital Converter for Low-Power Consumption Single Slope Analog-to-Digital Converters in a High-Speed CMOS Image Sensor

被引:0
|
作者
Li, Ziyi [1 ]
Gao, Zhiyuan [1 ]
机构
[1] Tianjin Univ, Sch Microelect, 92 Weijin Rd, Tianjin 300072, Peoples R China
关键词
time-to-digital converters; image sensors; low power consumption; high speed;
D O I
10.3390/mi15050578
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
To reduce the power consumption of a TDC in high-speed applications, a TDC architecture applied to SS ADC is proposed to reduce redundant counting. This structure can remove the identical part between two rows of pixel signals in a CMOS image sensor by adjusting the start and stop signal of the TDC, which will reduce the number of flipping of D flip-flops in the TDC. This structure requires the simultaneous readout of two rows of pixels in the high-speed CMOS image sensor. In the 110 nm CMOS process, simulation results show that the designed 5-bit TDC achieves an effective number of bits (ENOB) at 4.72 bits and a figure-of-merit (FOM) at 104.7-162.3 fJ/step, with a power consumption ranging from 60 mu W to 93 mu W. Compared with traditional counting methods, the proposed TDC can reduce counting power consumption by 30%.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] High-speed low-power CMOS pipelined analog-to-digital converter
    Ju, RA
    Lee, DH
    Yu, SD
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (06) : 981 - 986
  • [2] Trends in the Design of High-speed, Low-power Analog-to-Digital Converters
    Furuta, Masanori
    Itakura, Tetsuro
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 169 - 171
  • [3] A LOW-POWER CMOS TIME-TO-DIGITAL CONVERTER
    RAISANENRUOTSALAINEN, E
    RAHKONEN, T
    KOSTAMOVAARA, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (09) : 984 - 990
  • [4] Low-power CMOS time-to-digital converter
    Univ of Oulu, Oulu, Finland
    [J]. IEEE J Solid State Circuits, 9 (984-990):
  • [5] High-Speed Analog-to-Digital Converters in downscaled CMOS
    Spagnolo, Annachiara
    Verbruggen, Bob
    D'Amico, Stefano
    Wambacq, Piet
    [J]. 2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [6] A Low-Power Single-Slope Analog-to-Digital Converter with Digital PVT Calibration
    Osaki, Yuji
    Hirose, Tetsuya
    Tsubaki, Keishi
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 613 - 616
  • [7] A Low-power High-speed Comparator For Analog To Digital Converters
    Khorami, Ata
    Dastjerdi, Mahmood Baraani
    Ahmadi, Ali Fotowat
    [J]. 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2010 - 2013
  • [8] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [9] A high-speed analog-to-digital converter
    Zmuda, H
    Toughlian, EN
    [J]. PHOTONIC AND QUANTUM TECHNOLOGIES FOR AEROSPACE APPLICATIONS III, 2001, 4386 : 29 - 36
  • [10] HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER
    DEMCHUK, MI
    KHAIMINOV, VN
    DENISENKO, VN
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1978, 21 (02) : 358 - 360