Flash-Based Nonvolatile Programmable Switch for Low-Power and High-Speed FPGA by Adjacent Integration of MONOS/Logic and Novel Programming Scheme

被引:0
|
作者
Zaitsu, Koichiro [1 ]
Tatsumura, Kosuke [1 ]
Matsumoto, Mari [1 ]
Oda, Masato [1 ]
Fujita, Shinobu [1 ]
Yasuda, Shinichi [1 ]
机构
[1] Toshiba Co Ltd, Corp R&D Ctr, Adv LSI Technol Lab, Saiwai Ku, 1 Komukai Toshiba Cho, Kawasaki, Kanagawa 2128582, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel nonvolatile programmable switch for low-power and high-speed FPGA where MONOS flash is adjacently integrated to CMOS logic is demonstrated. The MONOS transistors (MTrs.) and low-voltage switching transistors (SwTrs.) are fabricated close to each other without deteriorating each performance. Furthermore, memory programming scheme is optimized to realize selective writing with no damage in the SwTrs. MONOS-based configuration memory has a half area of conventional SRAM, and it can be placed in each block in FPGA. That enables efficient power gating (PG) that offers low-power FPGA operation.
引用
收藏
页数:2
相关论文
共 49 条
  • [31] High-Speed and Low-Power 2 x 2 Thermo-Optic Switch Based on Dual Silicon Topological Nanobeam Cavities
    Sun, Qiyao
    Pan, Yingdi
    Hu, Pan
    Liu, Songyue
    Lu, Qi
    Wang, Hongwei
    Sun, Lu
    Su, Yikai
    ADVANCED PHYSICS RESEARCH, 2024, 3 (10):
  • [32] A novel high-speed low-power sense-amplifier-based flip-flop for digital circuits application
    Yuan, Ang
    Zhao, Huidong
    Li, Zhi
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2023, 20 (23):
  • [33] A novel high-speed low-power sense-amplifier-based flip-flop for digital circuits application
    Yuan, Ang
    Zhao, Huidong
    Li, Zhi
    Qiao, Shushan
    IEICE ELECTRONICS EXPRESS, 2023,
  • [34] HIGH-SPEED AND LOW-POWER CONSUMPTION DMT INTEGRATED-CIRCUITS BASED ON DIRECT-COUPLED FET LOGIC-CIRCUITS
    FUJII, M
    HIDA, H
    TSUKADA, Y
    OGAWA, Y
    KOHNO, M
    SHIBAHARA, K
    TOYOSHIMA, H
    SHIMIZU, K
    MISAKI, T
    1989 INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 1989, : 113 - 116
  • [35] Low-power, high-speed dual modulus prescalers based on branch-merged true single-phase clocked scheme
    Jia, Song
    Yan, Shilin
    Wang, Yuan
    Zhang, Ganggang
    ELECTRONICS LETTERS, 2015, 51 (06) : 464 - 465
  • [36] A Low-Power High-Speed 32/33 Prescaler Based on Novel Divide-by-4/5 Unit with Improved True Single-Phase Clock Logic
    Jia, Song
    Yan, Shilin
    Wang, Yuan
    Zhang, Ganggang
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 890 - 893
  • [37] Efficient high-speed/low-power line-based architecture for two-dimensional discrete wavelet transform using lifting scheme
    Xiong, CY
    Tian, JW
    Liu, JA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2006, 16 (02) : 309 - 316
  • [38] A Novel High-Speed, Low-Power CNTFET-Based Inexact Full Adder Cell for Image Processing Application of Motion Detector
    Mehrabani, Yavar Safaei
    Mirzaee, Reza Faghih
    Zareei, Zahra
    Daryabari, Seyedeh Mohtaram
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [39] Novel Co-Design of NAND Flash Memory and NAND Flash Controller Circuits for Sub-30 nm Low-Power High-Speed Solid-State Drives (SSD)
    Takeuchi, Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1227 - 1234
  • [40] Novel co-design of NAND flash memory and NAND flash controller circuits sub-30nm low-power high-speed Solid-State Drives (SSD)
    Takeuchi, Ken
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 124 - 125