Flash-Based Nonvolatile Programmable Switch for Low-Power and High-Speed FPGA by Adjacent Integration of MONOS/Logic and Novel Programming Scheme

被引:0
|
作者
Zaitsu, Koichiro [1 ]
Tatsumura, Kosuke [1 ]
Matsumoto, Mari [1 ]
Oda, Masato [1 ]
Fujita, Shinobu [1 ]
Yasuda, Shinichi [1 ]
机构
[1] Toshiba Co Ltd, Corp R&D Ctr, Adv LSI Technol Lab, Saiwai Ku, 1 Komukai Toshiba Cho, Kawasaki, Kanagawa 2128582, Japan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel nonvolatile programmable switch for low-power and high-speed FPGA where MONOS flash is adjacently integrated to CMOS logic is demonstrated. The MONOS transistors (MTrs.) and low-voltage switching transistors (SwTrs.) are fabricated close to each other without deteriorating each performance. Furthermore, memory programming scheme is optimized to realize selective writing with no damage in the SwTrs. MONOS-based configuration memory has a half area of conventional SRAM, and it can be placed in each block in FPGA. That enables efficient power gating (PG) that offers low-power FPGA operation.
引用
收藏
页数:2
相关论文
共 49 条
  • [21] Design and simulation of high-speed and low-power memcapacitor-based nonvolatile static cells using FinFET transistors
    Abbasi, Alireza
    Setoudeh, Farbod
    Tavakoli, Mohammad Bagher
    Horri, Ashkan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (07)
  • [22] An on-chip interpolation based readout scheme for low-power, high-speed CMOS image sensors
    Kaur, Amandeep
    Mishra, Deepak
    Sarkar, Mukul
    2018 IEEE SENSORS, 2018, : 633 - 636
  • [23] RETRACTION: Design and implementation of high-speed and low-power consumption Moore-based loopback adder on FPGA
    Kumar, B. N. Mohan
    Rangaraju, H. G.
    INTERNATIONAL JOURNAL OF INTELLIGENT UNMANNED SYSTEMS, 2024,
  • [24] A High-speed Low-power Deep Neural Network on an FPGA based on the Nested RNS: Applied to an Object Detector
    Nakahara, Hiroki
    Sasao, Tsutomu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [25] A Novel Low-Power and High-Speed Dual-Modulus Prescaler Based on Extended True Single-Phase Clock Logic
    Jia, Song
    Wang, Ziyi
    Li, Zijin
    Wang, Yuan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2751 - 2754
  • [26] Reduction of Kickback Noise in a High-Speed, Low-Power Domino Logic-Based Clocked Regenerative Comparator
    Dastagiri, N. Bala
    Kishore, K. Hari
    Kumar, G. Vinit
    Reddy, M. Janga
    ICCCE 2018, 2019, 500 : 439 - 447
  • [27] A Novel scheme of High-Speed Phase-Frequency Detector for Low-Power Low-Phase noise PLL Design
    Zouaq, Karim
    Aitoumeri, Abdelhamid
    Bouyahyaoui, Abdelmalik
    Alami, Mustapha
    2018 IEEE INTERNATIONAL CONFERENCE ON TECHNOLOGY MANAGEMENT, OPERATIONS AND DECISIONS (ICTMOD), 2018, : 224 - 229
  • [28] Feedback-Switch Logic (FSL): A high-speed low-power differential dynamic-like static CMOS circuit family
    Akl, Charbel J.
    Bayoumi, Magdy A.
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 385 - 390
  • [29] Low-power and high-speed HfLaO-based FE-TFTs for artificial synapse and reconfigurable logic applications
    Liu, Yongkai
    Wang, Tianyu
    Xu, Kangli
    Li, Zhenhai
    Yu, Jiajie
    Meng, Jialin
    Zhu, Hao
    Sun, Qingqing
    Zhang, David Wei
    Chen, Lin
    MATERIALS HORIZONS, 2024, 11 (02) : 490 - 498
  • [30] High-Speed and Low-Power 2.5D I/O Circuits for Memory-logic-integration by Through-Silicon Interposer
    Wang, Jiacheng
    Ma, Shunli
    Manoj, Sai P. D.
    Yu, Mingbin
    Weeraseker, Roshan
    Yu, Hao
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,