Synthesis of system-on-a-chip for testability

被引:0
|
作者
Ravi, S [1 ]
Jha, NK [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
D O I
10.1109/ICVD.2001.902654
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System synthesis takes an abstract system-level description as its input and produces a system-on-a-chip (SOC) as its output. Emphasis during synthesis is usually on optimizing one or more objectives such as price, area, performance and power. Testability enhancement of the SOC solution so obtained follows as a postprocessing step to enable the application of precomputed test sequences to each embedded core and observe its responses. Unfortunately, cascading test synthesis to an SOC synthesis framework does not usually preserve the optimality of the solution obtained. The work presented here describes the first method that incorporates finite-state automata (FSA) based symbolic testability analysis within the framework of system synthesis to address the above shortcoming. Unlike many existing SOC test approaches, FSA based testability analysis facilitates low test overheads and test application times without sacrificing the test coverage of the embedded cores. Our experimental work with an existing multiobjective optimization algorithm and a system-level test framework for a number of examples indicate that efficient SOC architectures, which trade off different architectural features such as integrated circuit price, power consumption, area and/or testability costs under real-time constraints, can be easily generated.
引用
收藏
页码:149 / 156
页数:8
相关论文
共 50 条
  • [31] Design and Evaluation of A System-on-a-Chip Course
    Halak, Basel
    Wilson, Peter
    [J]. 2016 11TH EUROPEAN WORKSHOP ON MICROELECTRONICS EDUCATION (EWME), 2016,
  • [32] The system-on-a-chip, microsystems computer industry
    Bell, G
    [J]. IEEE MICRO, 1996, 16 (06) : 52 - 52
  • [33] The changing landscape of system-on-a-chip design
    Rincon, AM
    Lee, WR
    Slattery, M
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 83 - 90
  • [34] A survey on system-on-a-chip design languages
    Habibi, A
    Tahar, S
    [J]. 3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 212 - 215
  • [35] System-on-a-chip global interconnect optimization
    Naeemi, A
    Venkatesan, R
    Meindl, JD
    [J]. 15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 399 - 403
  • [36] Formal verification of an industrial system-on-a-chip
    Choi, H
    Yim, MK
    Lee, JY
    Yun, BW
    Lee, YT
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 453 - 458
  • [37] JPEG encoder system-on-a-chip demonstrator
    Hunter, J.K.
    McCanny, J.V.
    Simpson, A.
    Hu, Y.
    Doherty, J.G.
    [J]. Conference Record of the Asilomar Conference on Signals, Systems and Computers, 1999, 1 : 762 - 766
  • [38] System-on-a-chip methodology for telecom applications
    Voros, NS
    Tsasakou, S
    Mariatos, V
    Birbas, M
    Birbas, A
    Andritsou, A
    [J]. 1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, : 321 - 325
  • [39] System-on-a-Chip (SoC) model of a micropump
    Hodge-Miller, AM
    Newcomb, RW
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2787 - 2790
  • [40] An alternative framework for system-on-a-chip design
    Ussery, C
    [J]. COMPUTER DESIGN, 1998, 37 (04): : 22 - 22