Interconnect Challenges for 3D Multi-cores: from 3D Network-on-Chip to Cache Interconnects

被引:5
|
作者
Vivet, P. [1 ]
Bernard, C. [1 ]
Guthmuller, E. [1 ]
Miro-Panades, I. [1 ]
Thonnart, Y. [1 ]
Clermidy, F. [1 ]
机构
[1] CEA LETI, MINATEC Campus,17 Rue Martyrs, F-38000 Grenoble, France
关键词
3D architecture; TSV; Network-on-Chip; Asynchronous communication; Serial Link; Cache protocol;
D O I
10.1109/ISVLSI.2015.21
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the era of massive multi-core architecture targeting cloud computing for high end performances or advanced consumer electronics with tighter power consumption constraints, 3D integration technology will allow to design large scale multi-core. Thanks to advanced available 3D technology, it will be possible to maintain overall power consumption budget, increase chip to chip bandwidth, and preserve overall system cost by smart system partitioning. One of the main challenge of such multi-cores is clearly the interconnect infrastructure. For designing such 3D multi-cores, it is required to address two primary concerns: the 3D physical link by itself, and advanced interconnects scaled to 3D. The paper present an overview of 3D interconnects with 3D asynchronous Network-on-Chip architectures, with focus on 3D asynchronous links, and advanced interconnect structures for memory caches in 3D.
引用
收藏
页码:615 / 620
页数:6
相关论文
共 50 条
  • [21] Low-overhead Routing Algorithm for 3D Network-on-Chip
    Ben Ahmed, Akram
    Ben Abdallah, Abderazek
    [J]. 2012 THIRD INTERNATIONAL CONFERENCE ON NETWORKING AND COMPUTING (ICNC 2012), 2012, : 23 - 32
  • [22] 3D network-on-chip design for embedded ubiquitous computing systems
    Wang, Zheng
    Gu, Huaxi
    Chen, Yawen
    Yang, Yintang
    Wang, Kun
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 76 : 39 - 46
  • [23] Optimized 3D Network-on-Chip Design Using Simulated Allocation
    Zhou, Pingqiang
    Yuh, Ping-Hung
    Sapatnekar, Sachin S.
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (02)
  • [24] Energy efficient 3D network-on-chip based on approximate communication
    Momeni, M.
    Shahhoseini, H. S.
    [J]. COMPUTER NETWORKS, 2022, 203
  • [25] Soft-Error Resilient 3D Network-on-Chip Router
    Dang, Khanh N.
    Meyer, Michael
    Okuyama, Yuichi
    Ben Abdallah, Abderazek
    Xuan-Tu Tran
    [J]. 2015 IEEE 7TH INTERNATIONAL CONFERENCE ON AWARENESS SCIENCE & TECHNOLOGY (ICAST), 2015, : 84 - 90
  • [26] Improving Reliability in Application-Specific 3D Network-on-Chip
    Hosseinzadeh, Farnoosh
    Bagherzadeh, Nader
    Khademzadeh, Ahmad
    Janidarmian, Majid
    Koupaei, Fathollah Karimi
    [J]. WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2012, VOL I, 2012, : 204 - 209
  • [27] Deflection Routing in 3D Network-on-Chip with Limited Vertical Bandwidth
    Lee, Jinho
    Lee, Dongwoo
    Kim, Sunwook
    Choi, Kiyoung
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (04)
  • [28] Thermal-Aware 3D Network-On-Chip (3D NoC) Designs: Routing Algorithms and Thermal Managements
    Chen, Kun-Chih
    Chao, Chih-Hao
    Wu, An-Yeu
    [J]. IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2015, 15 (04) : 45 - 69
  • [29] Smart Communication Using 2D and 3D Mesh Network-on-Chip
    Jain, Arpit
    Kumar, Adesh
    Shukla, Anand Prakash
    Alshazly, Hammam
    Elmannai, Hela
    Algarni, Abeer D.
    Kumar, Roushan
    Yadav, Jitendra
    [J]. INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2022, 34 (03): : 2007 - 2021
  • [30] Scaling aspects of microjoints for 3D chip interconnects
    Munding, A.
    Kaiser, A.
    Benkart, P.
    Kohn, E.
    Heittmann, A.
    Huebner, H.
    Ramacher, U.
    [J]. ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 262 - +