Improving Reliability in Application-Specific 3D Network-on-Chip

被引:0
|
作者
Hosseinzadeh, Farnoosh [1 ]
Bagherzadeh, Nader [2 ]
Khademzadeh, Ahmad [3 ]
Janidarmian, Majid [1 ]
Koupaei, Fathollah Karimi [4 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] UCI, Irvine, CA USA
[3] Iran Telecommun Res Ctr, Tehran, Iran
[4] Islamic Azad Univ, Dept Comp Engn, Arak Branch, Arak, Iran
关键词
3DNetwork on Chip; fault-tolerance; By-pass; spare router; application-specific;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer an attractive solution for overcoming the barriers to interconnect scaling, thereby offering an opportunity to continue performance improvements using CMOS technology, with smaller form factor, higher integration density, and the support for the realization of mixed-technology chips. As feature sizes shrink, faults occur in on-chip network become a critical problem. At the same time, many applications require guarantees on both message arrival probability and response time. We address the problem of router failures by means of designing fault-tolerant architecture. The proposed architecture not only is able to recover from routers failure, but also improves the average response time of the system. In this design, in order to avoid adding a port in a router, a new component is also developed to reduce hardware overhead.
引用
收藏
页码:204 / 209
页数:6
相关论文
共 50 条
  • [1] A Network Components Insertion Method for 3D Application-Specific Network-on-Chip
    Zhou, RongRong
    Ge, Fen
    Feng, Gui
    Wu, Ning
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [2] Application-Specific 3D Network-on-Chip Design Using Simulated Allocation
    Zhou, Pingqiang
    Yuh, Ping-Hung
    Sapatnekar, Sachin S.
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 509 - +
  • [3] Topology-Aware Floorplanning for 3D Application-Specific Network-on-Chip Synthesis
    Huang, Bo
    Chen, Song
    Zhong, Wei
    Yoshimura, Takeshi
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1732 - 1735
  • [4] Power Optimization for Application-Specific 3D Network-on-Chip with Multiple Supply Voltages
    Wang, Kan
    Dong, Sheqin
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 362 - 367
  • [5] Converting Interfaces on Application-specific Network-on-chip
    Han, Kyuseung
    Lee, Jae-Jin
    Lee, Woojoo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 505 - 513
  • [6] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [7] TSF3D: MSV-Driven Power Optimization for Application-Specific 3D Network-on-Chip
    Wang, Kan
    Dong, Sheqin
    Jiao, Fengxian
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (07) : 1089 - 1102
  • [8] An Application-Specific Buffer Allocation Algorithm for Network-on-Chip
    Yin, Yaming
    Chen, Shuming
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 439 - 442
  • [9] Fault-Tolerant Application-Specific Network-on-Chip
    Koupaei, Fathollah Karimi
    Khademzadeh, Ahmad
    Janidarmian, Majid
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 734 - 738
  • [10] Floorplanning and Topology Generation for Application-Specific Network-on-Chip
    Yu, Bei
    Dong, Sheqin
    Chen, Song
    Goto, Satoshi
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 527 - +