Optimal Redundancy Designs for CNFET-Based Circuits

被引:5
|
作者
Cheng, Da [1 ]
Wang, Fangzhou [1 ]
Gao, Feng [1 ]
Gupta, Sandeep K. [1 ]
机构
[1] Univ Southern Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
CARBON NANOTUBES; YIELD;
D O I
10.1109/ATS.2014.17
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Substantial imperfections in carbon nanotube (CNT) field-effect transistors (CNFETs) are one key obstacle to the demonstration of large-scale CNFET circuits. In this paper, we first categorize transistors based on the impact of resizing on yield improvement and delay penalty for logic circuits. Then we propose an approach to size transistors in different categories by using redundant CNTs to improve yield/area with user-specified limit on delay penalty. We then propose a hybrid redundancy approach for memory arrays by optimally combining redundant CNTs approach with the traditional spare columns (rows) approach. Experimental results show that the proposed approach provides significant improvements in yield/area for logic circuits at very low increase in delays. For SRAM, spare columns (rows) approach becomes ineffective when it is applied alone since spare columns (rows) themselves have very low yield. The proposed hybrid approach for memory array provides 18% improvement in yield/area compared to a redundant-CNTs-only approach as well as reduces delay penalty on address decoder from 19.2% to 15.7%.
引用
收藏
页码:25 / 32
页数:8
相关论文
共 50 条
  • [41] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [42] Design of Variation-Resilient CNFET-Based Schmitt Trigger Circuits with Optimum Hysteresis at 16-nm Technology Node
    Dokania, Vishesh
    Islam, Aminul
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [43] CNFET-Based 0.1 V to 0.6 V DC/DC Converter
    Tyagi, Aditya
    Gopi, Ch
    Baldi, Prayank
    Kumar, Vikash
    Islam, Aminul
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [44] CANOPY: A CNFET-based Process Variation Aware Systolic DNN Accelerator
    Chu, Cheng
    Xu, Dawen
    Wang, Ying
    Chen, Fan
    2022 ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2022, 2022,
  • [45] Simulation of CNFET based Digital Circuits
    Soffke, O.
    Zipf, P.
    Velten, M.
    Glesner, M.
    ADVANCES IN RADIO SCIENCE, 2006, 4 : 307 - 311
  • [46] A high performance CNFET-based operational transconductance amplifier and its applications
    Mingcan Cen
    Shuxiang Song
    Chaobo Cai
    Analog Integrated Circuits and Signal Processing, 2017, 91 : 463 - 472
  • [47] A new design method for imperfection-immune CNFET-based circuit design
    Ebrahimi, Seyyed Ashkan
    Reshadinezhad, Mohammad Reza
    Bohlooli, Ali
    MICROELECTRONICS JOURNAL, 2019, 85 : 62 - 71
  • [48] CNFET-Based Energy-Efficient 4:2 Compressor for Multiplier Applications
    Hussain, Inamul
    Chaudhury, Saurabh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (03)
  • [49] Energy efficient design of CNFET-based multi-digit ternary adders
    Vudadha, Chetan
    Parlapalli, Sai Phaneendra
    Srinivas, M. B.
    MICROELECTRONICS JOURNAL, 2018, 75 : 75 - 86
  • [50] CNFET-based approximate ternary adders for energy-efficient image processing applications
    Panahi, Atiyeh
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 454 - 465