Optimal Redundancy Designs for CNFET-Based Circuits

被引:5
|
作者
Cheng, Da [1 ]
Wang, Fangzhou [1 ]
Gao, Feng [1 ]
Gupta, Sandeep K. [1 ]
机构
[1] Univ Southern Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
CARBON NANOTUBES; YIELD;
D O I
10.1109/ATS.2014.17
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Substantial imperfections in carbon nanotube (CNT) field-effect transistors (CNFETs) are one key obstacle to the demonstration of large-scale CNFET circuits. In this paper, we first categorize transistors based on the impact of resizing on yield improvement and delay penalty for logic circuits. Then we propose an approach to size transistors in different categories by using redundant CNTs to improve yield/area with user-specified limit on delay penalty. We then propose a hybrid redundancy approach for memory arrays by optimally combining redundant CNTs approach with the traditional spare columns (rows) approach. Experimental results show that the proposed approach provides significant improvements in yield/area for logic circuits at very low increase in delays. For SRAM, spare columns (rows) approach becomes ineffective when it is applied alone since spare columns (rows) themselves have very low yield. The proposed hybrid approach for memory array provides 18% improvement in yield/area compared to a redundant-CNTs-only approach as well as reduces delay penalty on address decoder from 19.2% to 15.7%.
引用
收藏
页码:25 / 32
页数:8
相关论文
共 50 条
  • [21] Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization
    Ali, Muhammad
    Ahmed, Mohammed Abrar
    Chrzanowska-Jeske, Malgorzata
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (03) : 573 - 586
  • [22] CNFET-Based High Throughput SIMD Architecture
    Jiang, Li
    Li, Tianjian
    Jing, Naifeng
    Kim, Nam Sung
    Guo, Minyi
    Liang, Xiaoyao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (07) : 1331 - 1344
  • [23] Statistical Evaluation of Critical Path Delay in CNFET-based Circuits in the presence of CNT Fabrication Imperfections
    Vendra, Satya K.
    Chrzanowska-Jeske, Malgorzata
    Ashraf, Rehman
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 364 - 369
  • [24] Performance Evaluation of CNFET-Based Logic Gates
    Cho, Geunho
    Kim, Yong-Bin
    Lombardi, Fabrizio
    Choi, MinSu
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 882 - +
  • [25] CNFET-based digitally controlled impedance multiplier
    Tripathi S.K.
    Tiwari U.
    International Journal of Information Technology, 2021, 13 (5) : 1937 - 1941
  • [26] CNFET-Based Ternary Inverter and its Variability Analysis
    Anand, Arpit
    Islam, Aminul
    2014 3RD INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2014,
  • [27] CNFET-Based High Throughput Register File Architecture
    Li, Tianjian
    Jiang, Li
    Jing, Naifeng
    Kim, Nam Sung
    Liang, Xiaoyao
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 662 - 669
  • [28] Jump Test for Metallic CNTs in CNFET-Based SRAM
    Xie, Feng
    Liang, Xiaoyao
    Xu, Qiang
    Chakrabarty, Krishnendu
    Jing, Naifeng
    Jiang, Li
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [29] High Performance CNFET-based Ternary Full Adders
    Sharifi, Fazel
    Panahi, Atiyeh
    Moaiyeri, Mohammad Hossein
    Sharifi, Hojjat
    Navi, Keivan
    IETE JOURNAL OF RESEARCH, 2018, 64 (01) : 108 - 115
  • [30] Effects of CNT Diameter Variability on a CNFET-Based SRAM
    Shahidipour, Hamed
    Zhong, Yue
    Ahmadi, Arash
    Maharatna, Koushik
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 967 - 970