Optimal Redundancy Designs for CNFET-Based Circuits

被引:5
|
作者
Cheng, Da [1 ]
Wang, Fangzhou [1 ]
Gao, Feng [1 ]
Gupta, Sandeep K. [1 ]
机构
[1] Univ Southern Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
关键词
CARBON NANOTUBES; YIELD;
D O I
10.1109/ATS.2014.17
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Substantial imperfections in carbon nanotube (CNT) field-effect transistors (CNFETs) are one key obstacle to the demonstration of large-scale CNFET circuits. In this paper, we first categorize transistors based on the impact of resizing on yield improvement and delay penalty for logic circuits. Then we propose an approach to size transistors in different categories by using redundant CNTs to improve yield/area with user-specified limit on delay penalty. We then propose a hybrid redundancy approach for memory arrays by optimally combining redundant CNTs approach with the traditional spare columns (rows) approach. Experimental results show that the proposed approach provides significant improvements in yield/area for logic circuits at very low increase in delays. For SRAM, spare columns (rows) approach becomes ineffective when it is applied alone since spare columns (rows) themselves have very low yield. The proposed hybrid approach for memory array provides 18% improvement in yield/area compared to a redundant-CNTs-only approach as well as reduces delay penalty on address decoder from 19.2% to 15.7%.
引用
收藏
页码:25 / 32
页数:8
相关论文
共 50 条
  • [31] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Mehrabi, Shima
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2013, 38 (12) : 3367 - 3382
  • [32] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Shima Mehrabi
    Reza Faghih Mirzaee
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Omid Hashemipour
    Arabian Journal for Science and Engineering, 2013, 38 : 3367 - 3382
  • [33] A Novel Test Method for Metallic CNTs in CNFET-Based SRAMs
    Li, Tianjian
    Xie, Feng
    Liang, Xiaoyao
    Xu, Qiang
    Chakrabarty, Krishnendu
    Jing, Naifeng
    Jiang, Li
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (07) : 1192 - 1205
  • [34] CNFET-based voltage rectifier circuit for biomedical implantable applications
    Yonggen Tu
    Libo Qian
    Yinshui Xia
    Journal of Semiconductors, 2017, 38 (02) : 93 - 99
  • [35] CNFET-based design of efficient ternary half adder and 1-trit multiplier circuits using dynamic logic
    Sardroudi, Farzin Mahboob
    Habibi, Mehdi
    Moaiyeri, Mohammad Hossein
    MICROELECTRONICS JOURNAL, 2021, 113
  • [36] Design and analysis of a high-performance CNFET-based Full Adder
    Moaiyeri, Mohammad Hossein
    Mirzaee, Reza Faghih
    Navi, Keivan
    Momeni, Amir
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2012, 99 (01) : 113 - 130
  • [37] A Novel CNFET-Based Ternary to Binary Converter Design in Data Transmission
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Haidar, Ali M.
    Kassem, Abdallah
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 83 - 86
  • [38] CNFET-based designs of Ternary Half-Adder using a novel "decoder-less" ternary multiplexer based on unary operators
    Jaber, Ramzi A.
    El-Hajj, Ahmad M.
    Kassem, Abdallah
    Nimri, Lina A.
    Haidar, Ali M.
    MICROELECTRONICS JOURNAL, 2020, 96
  • [39] A high performance CNFET-based operational transconductance amplifier and its applications
    Cen, Mingcan
    Song, Shuxiang
    Cai, Chaobo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 91 (03) : 463 - 472
  • [40] Critical Path Tube Redundancy for Power Minimization in CNFET Circuits With Variations
    Vendra, Satya Keerthi
    Chrzanowska-Jeske, Malgorzata
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2021, 20 (20) : 598 - 609