Improved Topology of Symmetrical Multilevel Inverter With Reduced Number of Switching Devices

被引:0
|
作者
Hamidi, Muhammad Najwan [1 ]
Ishak, Dahaman [1 ]
Zainuri, Muhammad Ammirul Atiqi Mohd [2 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal, Malaysia
[2] Univ Kebangsaan Malaysia, Ctr Integrated Syst Engn & Adv Technol, Bangi, Malaysia
关键词
Multilevel Inverter; Reduced Switch; Symmetrical; Cascaded Multilevel Inverter; H-BRIDGE; MODULATION; CONVERTERS; COMPONENTS;
D O I
10.1109/cencon47160.2019.8974835
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, an improved topology of symmetrically operated multilevel inverter with reduced number of switches is proposed. A factor of merit about this topology is that it allows cascaded configuration to produce a higher number of output levels. Additionally, an appropriate technique for the required pulse width modulations (PWMs) on the switches is also described. The topology is compared with several classic and newer reduced switch multilevel inverters (MLI) in terms of the number of switches, DC sources, output levels and basic units. An in-depth study on the 9-level (9-L) operation of the proposed topology is presented where the voltage, current and power-sharing by each DC source are analysed. The power shared by the first DC source is found to be the highest, followed by the second, third and fourth DC sources. From the ideal simulation using Matlab Simulink environment, the proposed topology is capable to deliver power to the load at almost unity power ratio of above 99%, rendering it very much suitable for real time application. Furthermore, the study is extended to include the cascaded 17-level (17-L) operation of the proposed topology. It is noted that higher cascaded configuration of the proposed topology will allow higher number of output levels, resulting in lower total harmonic distortion (THD).
引用
下载
收藏
页码:218 / 223
页数:6
相关论文
共 50 条
  • [21] DESIGN AND IMPLEMENTATION OF MULTILEVEL INVERTER TOPOLOGY WITH REDUCED SWITCHING COMPONENTS
    Velayutham, Jayakumar
    Ramasamy, Karthikeyan
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2024, 77 (01): : 91 - 100
  • [22] Multilevel inverter: An approach with reduced number of semiconductor devices
    Mehta, Mamta
    Yadav, D. K.
    2016 INTERNATIONAL CONFERENCE ON MICRO-ELECTRONICS AND TELECOMMUNICATION ENGINEERING (ICMETE), 2016, : 487 - 492
  • [23] Different Multilevel Inverter Topologies with Reduced Number of Devices
    Goel, Vanya
    Kumar, Jagdish
    Gambhir, Jaimala
    2015 2ND INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ENGINEERING & COMPUTATIONAL SCIENCES (RAECS), 2015,
  • [24] Implementation of Symmetrical Multilevel Inverter Topology
    Gautam, Shivam Prakash
    Kumar, Lalit
    Gupta, Shubhrata
    Agrawal, Nitesh
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [25] Asymmetrical Multilevel Inverter Topology with Reduced Power Semiconductor Devices
    bin Arif, M. Saad
    Ayob, Shahrin Md.
    Salam, Zainal
    2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON), 2016, : 20 - 25
  • [26] A New Multilevel Inverter Topology with Reduced Number of Power Switches
    Beigi, L. M. A.
    Azli, N. A.
    Khosravi, F.
    Najafi, E.
    Kaykhosravi, A.
    2012 IEEE INTERNATIONAL CONFERENCE ON POWER AND ENERGY (PECON), 2012, : 55 - 59
  • [27] General topology for asymmetrical multilevel inverter with reduced number of switches
    Boora, Kamaldeep
    Kumar, Jagdish
    IET POWER ELECTRONICS, 2017, 10 (15) : 2034 - 2041
  • [28] Improved Configuration of Multilevel Inverter with Reduced Semiconductor Devices
    Gautam, Shivam Prakash
    Kumar, Lalit
    Gupta, Shubhrata
    ELECTRIC POWER COMPONENTS AND SYSTEMS, 2017, 45 (03) : 233 - 245
  • [29] Comparison of Symmetrical and Asymmetrical Multilevel Inverter Topologies with Reduced Number of Switches
    Rani, P. Sudha
    Prasadarao, V. S. K.
    Subbarao, Koppineni R. N. V.
    2014 International Conference on Smart Electric Grid (ISEG), 2014,
  • [30] New Fundamental Multilevel Inverter with Reduced Number of Switching Elements
    Sarbanzadeh, Maryam
    Hosseinzadeh, Mohammad Ali
    Sarbanzadeh, Elham
    Yazdani, Leila
    Rivera, Marco
    Riveros, Jose
    2017 IEEE SOUTHERN POWER ELECTRONICS CONFERENCE (SPEC), 2017, : 282 - 287