A New Multilevel Inverter Topology with Reduced Number of Power Switches

被引:0
|
作者
Beigi, L. M. A. [1 ]
Azli, N. A. [1 ]
Khosravi, F. [1 ]
Najafi, E. [1 ]
Kaykhosravi, A. [1 ]
机构
[1] Univ Teknol Malaysia, Fac Elect Engn, Utm Johor Bahru 81310, Malaysia
关键词
Multilevel inverter; Total harmonic distortion; PWM method;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Recent years have seen the emergence of various multilevel inverter topologies for high voltage and high power applications. This is mainly due to the attractive advantages of multilevel inverters such as lower Total Harmonic Distortion (THD) in the output voltage, higher efficiency, less stress on the power switches and low Electromagnetic Interference (EMI). The main problem of using multilevel inverters is the number of power switches that normally contributes to the complexity in controlling the power switches and high cost. In this paper a new structure of a nine-level inverter is proposed to improve the multilevel inverter performance by compensating these disadvantages. This topology employs fewer power switches compared to that of conventional multilevel inverters. In addition a modified Pulse width Modulation (PWM) control method has been designed for this new inverter structure that requires less number of carrier signals. The proposed topology and its control method are described and the results of a simulation study conducted have illustrated the performance of the overall system, thus revealing the advantages of this structure compared to conventional topologies.
引用
收藏
页码:55 / 59
页数:5
相关论文
共 50 条
  • [1] The New Topology of Multilevel Inverter with Reduced Number of Switches
    Jefry, Nur Atiqah
    Haw, Law Kah
    Ing, Wong Kiing
    [J]. 2020 11TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC), 2020, : 94 - 99
  • [2] A Multilevel Inverter Topology With Reduced Number of Switches
    Kashif, Muhammad Fayyaz
    Rashid, Amir Khurrum
    [J]. 2016 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS ENGINEERING (ICISE), 2016, : 268 - 271
  • [3] New Single Phase Multilevel Inverter Topology with Reduced Number of Switches
    Malathy, S.
    Ramaprabha, R.
    [J]. 2016 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2016, : 139 - 144
  • [4] New Cascaded Multilevel Inverter Topology with Reduced Number of Switches and Sources
    Hosseini, Seyed Hossein
    Farakhor, Amir
    Haghighian, Saeideh Khadem
    [J]. 2013 8TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2013, : 97 - 101
  • [5] New Asymmetrical Modular Multilevel Inverter Topology With Reduced Number of Switches
    Kakar, Saifullah
    Ayob, Shahrin Bin Md.
    Iqbal, Atif
    Nordin, Norjulia Mohamad
    Bin Arif, M. Saad
    Gore, Sheetal
    [J]. IEEE ACCESS, 2021, 9 : 27627 - 27637
  • [6] A New Topology of Multilevel Inverter with Reduced Number of Switches and Increased Efficiency
    Sukanya, V
    Mukundan, Nirmal C. M.
    Jayaprakash, P.
    Asokan, O., V
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2018,
  • [7] A Novel Topology for Multilevel Inverter with Reduced Number of Switches
    Karaca, Hulusi
    [J]. WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2013, VOL I, 2013, I : 350 - 354
  • [8] Asymmetrical Multilevel Inverter Topology with Reduced Number of Switches
    Ahmed, Rokan Ali
    Mekhilef, Saad
    Ping, Hew Wooi
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2012, 7 (04): : 4761 - 4767
  • [9] Analysis of a Multilevel Inverter Topology with Reduced Number of Switches
    Karaca, Hulusi
    [J]. TRANSACTIONS ON ENGINEERING TECHNOLOGIES: SPECIAL ISSUE OF THE WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE 2013, 2014, : 41 - 54
  • [10] A New Cross Switched Cascaded Multilevel Inverter Topology with Reduced Number of Switches
    Kamaldeep
    Kumar, Jagdish
    [J]. 2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,