A 10-Bit, 12 ps Resolution CMOS Time-to-Digital Converter Dedicated to Ultra-Fast Optical Timing Applications

被引:10
|
作者
Kanoun, Moez [1 ]
Ben Attouch, Mohamed Walid [1 ]
Berube-Lauziere, Yves [1 ]
Fontaine, Rejean [1 ]
机构
[1] Univ Sherbrooke, Sherbrooke, PQ J1K 2R1, Canada
关键词
Time-to-digital converter; Time-correlated single photon counting; Diffuse optical tomography; Front-end electronics for detector readout; Instrumentation and methods for time-of-flight (TOF) spectroscopy; NM CMOS;
D O I
10.1007/s00034-014-9901-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports the design of a 10-bit, high-resolution time-to-digital converter (TDC) based on Vernier residues amplification which is a novelty. This TDC architecture allows the measurement of wide time intervals with high picosecond-range resolution. The key benefits of the proposed TDC are that it reduces conversion jitter and provides more design flexibility to enhance matching performances of delay cells and thus reach high conversion linearity regardless of the process technology, which is a strong aspect of the approach. Simulations results show that the TDC achieves a timing resolution of 12 ps rms in a long 12.5 ns timing window, a low core power consumption of 4.8 mW and estimated differential and integral nonlinearities (DNL and INL) of 0.73 and 2.02 LSB with a standard deviation of 0.17 and 0.94 LSB respectively. The TDC, implemented in 0.13 mm CMOS technology, occupies a total silicon area of 1.83 2.23 mm including pads. Such a TDC will find useful applications in tomographic systems, where several time-correlated single photon counting (TCSPC) channels need to be used in a massively parallel configuration such as in diffuse optical tomography or in time-of-flight positron emission tomography.
引用
收藏
页码:1129 / 1148
页数:20
相关论文
共 50 条
  • [31] Dual channel time-to-digital converter module with 10 ps resolution and 320 ns full scale range
    Tamborini, D.
    Portaluppi, D.
    Villa, F.
    Zappa, F.
    ELECTRONICS LETTERS, 2015, 51 (13) : 994 - U24
  • [32] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Teh, Jian Sen
    Siek, Liter
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 105 (01) : 57 - 71
  • [33] A 12-bit branching time-to-digital converter with power saving features and digital based resolution tuning for PVT variations
    Jian Sen Teh
    Liter Siek
    Analog Integrated Circuits and Signal Processing, 2020, 105 : 57 - 71
  • [34] A 10b, 0.7ps Resolution Coarse-Fine Time-to-Digital Converter in 65nm CMOS using a Time residue Amplifier
    Chen, Jiyu
    Jia, Song
    Wang, Yuan
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [35] A 128 x 128 Single-Photon Image Sensor With Column-Level 10-Bit Time-to-Digital Converter Array
    Niclass, Cristiano
    Favi, Claudio
    Kluter, Theo
    Gersbach, Marek
    Charbon, Edoardo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2977 - 2989
  • [36] A 14-b, 0.1ps Resolution Coarse-Fine Time-to-Digital Converter in 45 nm CMOS
    Huang, Huihua
    Sechen, Carl
    2014 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (IEEE DCAS 2014), 2014,
  • [37] An 11-bit high-resolution and adjustable-range CMOS time-to-digital converter for space science instruments
    Karadamoglou, K
    Paschalidis, NP
    Sarris, E
    Stamatopoulos, N
    Kottaras, G
    Paschalidis, VS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 214 - 222
  • [38] A 9b, 1.25 ps resolution coarse-fine time-to-digital converter in 90 nm CMOS that amplifies a time residue
    Lee, Minjae
    Abidi, Asad A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 769 - 777
  • [39] A 4-bit 2ps Resolution Time-to-Digital Converter Utilizing Multi-Path Delay Line for ADPLL
    Hassan, Omar H.
    Rashed, Kareem R.
    Hussien, Faisal A.
    Aboudina, Mohamed M.
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 210 - 213
  • [40] 2GS/s, 10ps resolution CMOS differential time-to-digital converter for real-time testing of source-synchronous memory device
    Yamamoto, K.
    Suda, M.
    Okayasu, T.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 145 - 148