A 10-Bit, 12 ps Resolution CMOS Time-to-Digital Converter Dedicated to Ultra-Fast Optical Timing Applications

被引:10
|
作者
Kanoun, Moez [1 ]
Ben Attouch, Mohamed Walid [1 ]
Berube-Lauziere, Yves [1 ]
Fontaine, Rejean [1 ]
机构
[1] Univ Sherbrooke, Sherbrooke, PQ J1K 2R1, Canada
关键词
Time-to-digital converter; Time-correlated single photon counting; Diffuse optical tomography; Front-end electronics for detector readout; Instrumentation and methods for time-of-flight (TOF) spectroscopy; NM CMOS;
D O I
10.1007/s00034-014-9901-7
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports the design of a 10-bit, high-resolution time-to-digital converter (TDC) based on Vernier residues amplification which is a novelty. This TDC architecture allows the measurement of wide time intervals with high picosecond-range resolution. The key benefits of the proposed TDC are that it reduces conversion jitter and provides more design flexibility to enhance matching performances of delay cells and thus reach high conversion linearity regardless of the process technology, which is a strong aspect of the approach. Simulations results show that the TDC achieves a timing resolution of 12 ps rms in a long 12.5 ns timing window, a low core power consumption of 4.8 mW and estimated differential and integral nonlinearities (DNL and INL) of 0.73 and 2.02 LSB with a standard deviation of 0.17 and 0.94 LSB respectively. The TDC, implemented in 0.13 mm CMOS technology, occupies a total silicon area of 1.83 2.23 mm including pads. Such a TDC will find useful applications in tomographic systems, where several time-correlated single photon counting (TCSPC) channels need to be used in a massively parallel configuration such as in diffuse optical tomography or in time-of-flight positron emission tomography.
引用
收藏
页码:1129 / 1148
页数:20
相关论文
共 50 条
  • [21] A 9-bit, 1.08ps resolution Two-Step Time-to-Digital Converter in 65 nm CMOS for Time-Mode ADC
    Kong, Junjie
    Henzler, Stephan
    Schmitt-Landsiedel, Doris
    Siek, Liter
    [J]. 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 348 - 351
  • [22] A 7 bit, 3.75 ps Resolution Two-Step Time-to-Digital Converter in 65 nm CMOS Using Pulse-Train Time Amplifier
    Kim, KwangSeok
    Kim, Young-Hwa
    Yu, Wonsik
    Cho, SeongHwan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) : 1009 - 1017
  • [23] A 10ps 500MHz Time-to-Digital Converter in 0.18μm CMOS Technology for ADC
    Li, Yazhou
    Hu, Qingsheng
    [J]. PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 234 - 237
  • [24] A 10-bit, 550-fs step Digital-to-Time Converter in 28nm CMOS
    Markulic, Nereo
    Raczkowski, Kuba
    Wambacq, Piet
    Craninckx, Jan
    [J]. PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 79 - 82
  • [25] 10-ps resolution hybrid Time to Digital Converter in a 0.18 μm CMOS technology
    Malass, Imane
    Uhring, Wilfried
    Le Normand, Jean-Pierre
    Dumas, Norbert
    Dadouche, Foudil
    [J]. 2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 105 - 108
  • [26] A 3.6 mW, 90 nm CMOS Gated-Vernier Time-to-Digital Converter With an Equivalent Resolution of 3.2 ps
    Lu, Ping
    Liscidini, Antonio
    Andreani, Pietro
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1626 - 1635
  • [27] A 13-Bit, 12-ps Resolution Vernier Time-to-Digital Converter Based on Dual Delay-Rings for SPAD Image Sensor
    Huang, Zunkai
    Huang, Jinglin
    Tian, Li
    Wang, Ning
    Zhu, Yongxin
    Wang, Hui
    Feng, Songlin
    [J]. SENSORS, 2021, 21 (03) : 1 - 19
  • [28] 11.7b Time-To-Digital Converter with 0.82ps resolution in 130nm CMOS Technology
    Granja, Rodrigo
    Santos, Mauro
    Guilherme, Jorge
    Horta, Nuno
    [J]. 2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 29 - 32
  • [29] A compact Time-to-Digital Converter (TDC) Module with 10 ps resolution and less than 1.5% LSB DNL
    Markovic, B.
    Villa, F.
    Bellisai, S.
    Bronzi, D.
    Scarcella, C.
    Boso, G.
    Shehata, A. Bahgat
    Della Frera, A.
    Tosi, A.
    [J]. 2012 IEEE PHOTONICS CONFERENCE (IPC), 2012, : 26 - 27
  • [30] Dual channel time-to-digital converter module with 10 ps resolution and 320 ns full scale range
    Tamborini, D.
    Portaluppi, D.
    Villa, F.
    Zappa, F.
    [J]. ELECTRONICS LETTERS, 2015, 51 (13) : 994 - U24