共 50 条
- [21] A 9-bit, 1.08ps resolution Two-Step Time-to-Digital Converter in 65 nm CMOS for Time-Mode ADC [J]. 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 348 - 351
- [23] A 10ps 500MHz Time-to-Digital Converter in 0.18μm CMOS Technology for ADC [J]. PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 234 - 237
- [24] A 10-bit, 550-fs step Digital-to-Time Converter in 28nm CMOS [J]. PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 79 - 82
- [25] 10-ps resolution hybrid Time to Digital Converter in a 0.18 μm CMOS technology [J]. 2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 105 - 108
- [28] 11.7b Time-To-Digital Converter with 0.82ps resolution in 130nm CMOS Technology [J]. 2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 29 - 32
- [29] A compact Time-to-Digital Converter (TDC) Module with 10 ps resolution and less than 1.5% LSB DNL [J]. 2012 IEEE PHOTONICS CONFERENCE (IPC), 2012, : 26 - 27