FPGA implementation of a spiking neural network for pattern matching

被引:0
|
作者
Caron, Louis-Charles [1 ]
Mailhot, Frederic [1 ]
Rouat, Jean [1 ]
机构
[1] Univ Sherbrooke, Dept Genie Elect & Genie Informat, Sherbrooke, PQ J1K 2R1, Canada
关键词
RECOGNITION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A field programmable gate array (FPGA) implementation of a hardware spiking neural network is presented. The system is able to realize different signal processing tasks using the synchronization of oscillatory leaky integrate and fire neurons. The use of a bit slice architecture and short, local interconnections make it adaptable to projects of various scales. The system is also designed to efficiently process groups of synchronized neurons. A fully connected network of 648 neurons and 419904 synapses is implemented on a stand-alone Xilinx XC5VSX50T FPGA, processing up to 6M spikes/s. We describe the resource usage for the whole system as well as for each functional block, and illustrate the functioning of the circuit on a simple image recognition task.
引用
收藏
页码:649 / 652
页数:4
相关论文
共 50 条
  • [31] A Studying on Implementation of NIDS Pattern Matching Based on FPGA
    Li Jingjiao
    Ho, Cholman
    Chen Yong
    Pak, Songho
    [J]. MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1985 - +
  • [32] FPGA implementation of pattern matching for Industrial Control Systems
    Rouget, Peter
    Badrignans, Benoit
    Benoit, Pascal
    Torres, Lionel
    [J]. 2018 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW 2018), 2018, : 210 - 213
  • [33] Implementation of a Reconfigurable Neural Network in FPGA
    Oliveira, Janaina G. M.
    Moreno, Robson Luiz
    Dutra, Odilon de Oliveira
    Pimenta, Tales C.
    [J]. 2017 INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICCDCS), 2017, : 41 - 44
  • [34] Design and Implementation of a Spiking Neural Network with Integrate-and-Fire Neuron Model for Pattern Recognition
    Rashvand, Parvaneh
    Ahmadzadeh, Mohammad Reza
    Shayegh, Farzaneh
    [J]. INTERNATIONAL JOURNAL OF NEURAL SYSTEMS, 2021, 31 (03)
  • [35] A reconfigurable FPGA-based spiking neural network accelerator
    Yin, Mingqi
    Cui, Xiaole
    Wei, Feng
    Liu, Hanqing
    Jiang, Yuanyuan
    Cui, Xiaoxin
    [J]. MICROELECTRONICS JOURNAL, 2024, 152
  • [36] EASpiNN: Effective Automated Spiking Neural Network Evaluation on FPGA
    Panchapakesan, Sathish
    Fang, Zhenman
    Chandrachoodan, Nitin
    [J]. 28TH IEEE INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2020, : 242 - 242
  • [37] FPGA based high density spiking neural network array
    Xicotencatl, JM
    Arias-Estrada, M
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1053 - 1056
  • [38] FPGA implementation of sequence-to-sequence predicting spiking neural networks
    Ye, ChangMin
    Kornijcuk, Vladimir
    Kim, Jeeson
    Jeong, Doo Seok
    [J]. 2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 322 - 323
  • [39] Spike Trains Encoding Optimization for Spiking Neural Networks Implementation in FPGA
    Fang, Biao
    Zhang, Yuhao
    Yan, Rui
    Tang, Huajin
    [J]. 2020 12TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATIONAL INTELLIGENCE (ICACI), 2020, : 412 - 418
  • [40] Dynamically Evolving Spiking Neural Network for Pattern Recognition
    Wang, Jinling
    Belatreche, Ammar
    Maguire, Liam
    McGinnity, T. M.
    [J]. 2015 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2015,