Evaluating the scalability of HEP software and multi-core hardware

被引:3
|
作者
Jarp, Sverre [1 ]
Lazzaro, Alfio [1 ]
Leduc, Julien [1 ]
Nowak, Andrzej [1 ]
机构
[1] CERN Openlab, Geneva, Switzerland
关键词
D O I
10.1088/1742-6596/331/5/052009
中图分类号
O57 [原子核物理学、高能物理学];
学科分类号
070202 ;
摘要
As researchers have reached the practical limits of processor performance improvements by frequency scaling, it is clear that the future of computing lies in the effective utilization of parallel and multi-core architectures. Since this significant change in computing is well underway, it is vital for HEP programmers to understand the scalability of their software on modern hardware and the opportunities for potential improvements. This work aims to quantify the benefit of new mainstream architectures to the HEP community through practical benchmarking on recent hardware solutions, including the usage of parallelized HEP applications.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] A Comparison of HEP code with SPEC benchmarks on multi-core worker nodes
    Michelotto, Michele
    Alef, Manfred
    Iribarren, Alejandro
    Meinhard, Helge
    Wegner, Peter
    Bly, Martin
    Benelli, Gabriele
    Brasolin, Franco
    Degaudenzi, Hubert
    De Salvo, Alessandro
    Gable, Ian
    Hirstius, Andreas
    Hristov, Peter
    17TH INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS (CHEP09), 2010, 219
  • [42] HEP Specific Benchmarks of Virtual Machines on multi-core CPU Architectures
    Alef, M.
    Gable, I.
    17TH INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS (CHEP09), 2010, 219
  • [43] Hopscotch: A Hardware-Software Co-Design for Efficient Cache Resizing on Multi-Core SoCs
    Jiang, Zhe
    Yang, Kecheng
    Fisher, Nathan
    Guan, Nan
    Audsley, Neil C.
    Dong, Zheng
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2024, 35 (01) : 89 - 104
  • [44] Evaluating NIC Hardware Requirements to Achieve High Message Rate PGAS Support on Multi-Core Processors
    Underwood, Keith D.
    Levenhagen, Michael J.
    Brightwell, Ron
    2007 ACM/IEEE SC07 CONFERENCE, 2010, : 627 - +
  • [45] A novel hardware support for heterogeneous multi-core memory system
    Hussain, Tassadaq
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 106 : 31 - 49
  • [46] Automotive embedded software architecture in the multi-core age
    Gai, Paolo
    Violante, Massimo
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [47] Improved parallelism and scheduling in multi-core software routers
    Egi, Norbert
    Iannaccone, Gianluca
    Manesh, Maziar
    Mathy, Laurent
    Ratnasamy, Sylvia
    JOURNAL OF SUPERCOMPUTING, 2013, 63 (01): : 294 - 322
  • [48] MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER
    Hamidouche, Wassim
    Raulet, Mickael
    Deforges, Olivier
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [49] Accelerating engineering software on modern multi-core processors
    Borin, Edson
    Devloo, Philippe R. B.
    Vieira, Gilvan S.
    Shauer, Nathan
    ADVANCES IN ENGINEERING SOFTWARE, 2015, 84 : 77 - 84
  • [50] Improved parallelism and scheduling in multi-core software routers
    Norbert Egi
    Gianluca Iannaccone
    Maziar Manesh
    Laurent Mathy
    Sylvia Ratnasamy
    The Journal of Supercomputing, 2013, 63 : 294 - 322