Evaluating the scalability of HEP software and multi-core hardware

被引:3
|
作者
Jarp, Sverre [1 ]
Lazzaro, Alfio [1 ]
Leduc, Julien [1 ]
Nowak, Andrzej [1 ]
机构
[1] CERN Openlab, Geneva, Switzerland
关键词
D O I
10.1088/1742-6596/331/5/052009
中图分类号
O57 [原子核物理学、高能物理学];
学科分类号
070202 ;
摘要
As researchers have reached the practical limits of processor performance improvements by frequency scaling, it is clear that the future of computing lies in the effective utilization of parallel and multi-core architectures. Since this significant change in computing is well underway, it is vital for HEP programmers to understand the scalability of their software on modern hardware and the opportunities for potential improvements. This work aims to quantify the benefit of new mainstream architectures to the HEP community through practical benchmarking on recent hardware solutions, including the usage of parallelized HEP applications.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Experience on Comparison of Operating Systems Scalability on the Multi-core Architecture
    Cui, Yan
    Wang, Yingxin
    Chen, Yu
    Shi, Yuanchun
    2011 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING (CLUSTER), 2011, : 205 - 215
  • [22] A Scalability Analysis of the Symmetric Multiprocessing Architecture in Multi-Core System
    Yuan Qingbo
    Bao Yungang
    Chen Mingyu
    Sun Ninghui
    NAS: 2009 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, ARCHITECTURE, AND STORAGE, 2009, : 231 - 234
  • [23] Hardware/Software Approach for Code Synchronization in Low-Power Multi-Core Sensor Nodes
    Braojos, Ruben
    Dogan, Ahmed
    Beretta, Ivan
    Ansaloni, Giovanni
    Atienza, David
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [24] Hardware/Software Co-reconfigurable Instruction Decoder for Adaptive Multi-core DSP Architectures
    Jung, Yong-Kyu
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 273 - 285
  • [25] Comparative Study of One-Sided Factorizations with Multiple Software Packages on Multi-Core Hardware
    Agullo, Emmanuel
    Hadri, Bilel
    Ltaief, Hatem
    Dongarrra, Jack
    PROCEEDINGS OF THE CONFERENCE ON HIGH PERFORMANCE COMPUTING NETWORKING, STORAGE AND ANALYSIS, 2009,
  • [26] Hardware/Software Co-reconfigurable Instruction Decoder for Adaptive Multi-core DSP Architectures
    Yong-Kyu Jung
    Journal of Signal Processing Systems, 2011, 62 : 273 - 285
  • [27] A Survey of Hardware Signature Implementations in Multi-core systems
    Sangeetha, R.
    Ramasubramanian, N.
    2015 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2015,
  • [28] Energy adaptation in multi-core software routers
    Bolla, Raffaele
    Bruschi, Roberto
    Lago, Paolo
    COMPUTER NETWORKS, 2014, 65 : 111 - 128
  • [29] Memory Centric Hardware Prefetching in Multi-core Processors
    Zhu, Danfeng
    Wang, Rui
    Luan, Zhongzhi
    Qian, Depei
    Zhang, Han
    Cai, Jihong
    TRUSTWORTHY COMPUTING AND SERVICES (ISCTCS 2014), 2015, 520 : 311 - 321
  • [30] MULTI-CORE BASED HEVC HARDWARE DECODING SYSTEM
    Kim, Hyunmi
    Cho, Seunghyun
    Byun, Kyungjin
    Eum, Nak-Woong
    2014 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO WORKSHOPS (ICMEW), 2014,