Design of An Approximate FFT Processor Based on Approximate Complex Multipliers

被引:8
|
作者
Du, Jinhe [1 ]
Chen, Ke [1 ]
Yin, Peipei [1 ]
Yan, Chenggang [1 ]
Liu, Weiqiang [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Nanjing, Peoples R China
关键词
FFT; Approximate Radix-4 Booth Multiplier; Approximate Computing; Approximate Complex Multiplier; POWER;
D O I
10.1109/ISVLSI51109.2021.00063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Fast Fourier Transform (FFT) is an efficient algorithm to calculate the Discrete Fourier Transform (DFT), which is often employed in Digital Signal Processing (DSP) and communication. In FFT, complex multiplication and addition units in the butterfly module consume most of the hardware resources. Compared to the addition operation, multiplication is more complicated. In this paper, the multiplier in the complex multiplication unit of the FFT is approximated. Four Radix-4 Booth multipliers with different approximation levels are proposed to reduce the hardware complexity. The pipeline HT and the parallel FFT based on the proposed approximate multipliers are implemented and extensively evaluated. Compared with the state-of-the-art FFT designs, the LUTs amount is reduced up to 20.3% and 29.1% for pipeline and parallel FFTs, respectively. The power is reduced up to 69.9% for pipeline FFT, and the delay is reduced up to 45.7%. Moreover, the PSNR is reduced by less than 1dB in both pipeline FFT and parallel EFT. Proved by experiment results, the overall performance of the proposed designs is better than FIT designs using other approximate multipliers.
引用
收藏
页码:308 / 313
页数:6
相关论文
共 50 条
  • [41] Maximum Error-Aware Design of Approximate Array Multipliers
    Shirane, Kenta
    Yamamoto, Takahiro
    Taniguchi, Ittetsu
    Hara-Azumi, Yuko
    Yamashita, Shigeru
    Tomiyama, Hiroyuki
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 73 - 74
  • [42] Design and Analysis of Area and Power Efficient Approximate Booth Multipliers
    Venkatachalam, Suganthi
    Adams, Elizabeth
    Lee, Hyuk Jae
    Ko, Seok-Bum
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (11) : 1697 - 1703
  • [43] Design and Analysis of Approximate Multipliers For Error-Tolerant Applications
    Pandey, Anirudha
    Reddy, Manikantta K.
    Yadav, Praveen
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 94 - 97
  • [44] SMApproxLib: Library of FPGA-based Approximate Multipliers
    Ullah, Salim
    Murthy, Sanjeev Sripadraj
    Kumar, Akash
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [45] Design and Analysis of Majority Logic-Based Approximate 5:2 Compressors and Multipliers
    Xu, Kai
    Geng, Shuqin
    Yang, Hao
    Cui, Ao
    2024 5TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND APPLICATION, ICCEA 2024, 2024, : 455 - 459
  • [46] APPROXIMATE - A QUERY PROCESSOR THAT PRODUCES MONOTONICALLY IMPROVING APPROXIMATE ANSWERS
    VRBSKY, SV
    LIU, JWS
    IEEE TRANSACTIONS ON KNOWLEDGE AND DATA ENGINEERING, 1993, 5 (06) : 1056 - 1068
  • [47] A Novel Methodology for Processor based PUF in Approximate Computing
    Japa, Aditya
    Miskelly, Jack
    Cui, Yijun
    O'Neill, Maire
    Gu, Chongyan
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [48] Design of Quality-Configurable Approximate Multipliers Suitable for Dynamic Environment
    Mrazek, Vojtech
    Vasicek, Zdenek
    Sekanina, Lukas
    2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 264 - 271
  • [49] Efficient approximate multipliers with adjustable accuracy
    Pourkhatoon, Mohammadreza
    Zarandi, Azadeh Alsadat Emrani
    Mohammadi, Majid
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (02) : 318 - 337
  • [50] Design of Imprecise Multipliers by Using Approximate Technique for Error Resilient Applications
    Priyadharshni, M.
    Kumaravel, S.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (07)