Design of An Approximate FFT Processor Based on Approximate Complex Multipliers

被引:8
|
作者
Du, Jinhe [1 ]
Chen, Ke [1 ]
Yin, Peipei [1 ]
Yan, Chenggang [1 ]
Liu, Weiqiang [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Nanjing, Peoples R China
关键词
FFT; Approximate Radix-4 Booth Multiplier; Approximate Computing; Approximate Complex Multiplier; POWER;
D O I
10.1109/ISVLSI51109.2021.00063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Fast Fourier Transform (FFT) is an efficient algorithm to calculate the Discrete Fourier Transform (DFT), which is often employed in Digital Signal Processing (DSP) and communication. In FFT, complex multiplication and addition units in the butterfly module consume most of the hardware resources. Compared to the addition operation, multiplication is more complicated. In this paper, the multiplier in the complex multiplication unit of the FFT is approximated. Four Radix-4 Booth multipliers with different approximation levels are proposed to reduce the hardware complexity. The pipeline HT and the parallel FFT based on the proposed approximate multipliers are implemented and extensively evaluated. Compared with the state-of-the-art FFT designs, the LUTs amount is reduced up to 20.3% and 29.1% for pipeline and parallel FFTs, respectively. The power is reduced up to 69.9% for pipeline FFT, and the delay is reduced up to 45.7%. Moreover, the PSNR is reduced by less than 1dB in both pipeline FFT and parallel EFT. Proved by experiment results, the overall performance of the proposed designs is better than FIT designs using other approximate multipliers.
引用
收藏
页码:308 / 313
页数:6
相关论文
共 50 条
  • [31] A Comparative Evaluation of Approximate Multipliers
    Jiang, Honglan
    Liu, Cong
    Maheshwari, Naman
    Lombardi, Fabrizio
    Han, Jie
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 191 - 196
  • [32] WEAK APPROXIMATE IDENTITIES AND MULTIPLIERS
    JOHNSON, DL
    LAHR, CD
    STUDIA MATHEMATICA, 1982, 74 (01) : 1 - 15
  • [33] Carry Disregard Approximate Multipliers
    Amirafshar, Nima
    Baroughi, Ahmad Sadigh
    Shahhoseini, Hadi Shahriar
    Taherinejad, Nima
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (12) : 4840 - 4853
  • [34] Design, evaluation and application of approximate-truncated Booth multipliers
    Zhu, Yuying
    Liu, Weiqiang
    Yin, Peipei
    Cao, Tian
    Han, Jie
    Lombardi, Fabrizio
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1305 - 1317
  • [35] A probabilistic approach to design inexact compressors for approximate booth multipliers
    Gowda, Bindu G.
    Prashanth, H. C.
    Muralidhara, V. N.
    Rao, Madhav
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (02)
  • [36] Design and Performance Evaluation of Approximate Floating-Point Multipliers
    Yin, Peipei
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 296 - 301
  • [37] Design of Approximate FFT with Bit-width Selection Algorithms
    Liao, Qicong
    Liu, Weiqiang
    Qiao, Fei
    Wang, Chenghua
    Lombardi, Fabrizio
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [38] Approximate Compressors based Inexact Vedic Dadda Multipliers
    Suresh, G.
    HELIX, 2018, 8 (01): : 2683 - 2690
  • [39] Design of approximate adders and multipliers for error tolerant image processing
    Anusha, G.
    Deepa, P.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 72
  • [40] Evolutionary Design of Approximate Multipliers Under Different Error Metrics
    Vasicek, Zdenek
    Sekanina, Lukas
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 135 - 140