Design of An Approximate FFT Processor Based on Approximate Complex Multipliers

被引:8
|
作者
Du, Jinhe [1 ]
Chen, Ke [1 ]
Yin, Peipei [1 ]
Yan, Chenggang [1 ]
Liu, Weiqiang [1 ]
机构
[1] Nanjing Univ Aeronaut & Astronaut, Nanjing, Peoples R China
关键词
FFT; Approximate Radix-4 Booth Multiplier; Approximate Computing; Approximate Complex Multiplier; POWER;
D O I
10.1109/ISVLSI51109.2021.00063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Fast Fourier Transform (FFT) is an efficient algorithm to calculate the Discrete Fourier Transform (DFT), which is often employed in Digital Signal Processing (DSP) and communication. In FFT, complex multiplication and addition units in the butterfly module consume most of the hardware resources. Compared to the addition operation, multiplication is more complicated. In this paper, the multiplier in the complex multiplication unit of the FFT is approximated. Four Radix-4 Booth multipliers with different approximation levels are proposed to reduce the hardware complexity. The pipeline HT and the parallel FFT based on the proposed approximate multipliers are implemented and extensively evaluated. Compared with the state-of-the-art FFT designs, the LUTs amount is reduced up to 20.3% and 29.1% for pipeline and parallel FFTs, respectively. The power is reduced up to 69.9% for pipeline FFT, and the delay is reduced up to 45.7%. Moreover, the PSNR is reduced by less than 1dB in both pipeline FFT and parallel EFT. Proved by experiment results, the overall performance of the proposed designs is better than FIT designs using other approximate multipliers.
引用
收藏
页码:308 / 313
页数:6
相关论文
共 50 条
  • [21] Approximate Array Multipliers
    Balasubramanian, Padmanabhan
    Nayar, Raunaq
    Maskell, Douglas L.
    ELECTRONICS, 2021, 10 (05) : 1 - 20
  • [22] Approximate multipliers based on a novel unbiased approximate 4-2 compressor
    Fang, Bao
    Liang, Huaguo
    Xu, Dawen
    Yi, Maoxiang
    Sheng, Yongxia
    Jiang, Cuiyun
    Huang, Zhengfeng
    Lu, Yingchun
    INTEGRATION-THE VLSI JOURNAL, 2021, 81 : 17 - 24
  • [23] A High Throughput FFT Processor With No Multipliers
    Abdulla, Shakeel S.
    Nam, Haewoon
    McDermot, Mark
    Abraham, Jacob A.
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 485 - +
  • [24] A Systematic Methodology for Design and Analysis of Approximate Array Multipliers
    Yamamoto, Takahiro
    Taniguchi, Ittetsu
    Tomiyama, Hiroyuki
    Yamashita, Shigeru
    Hara-Azumi, Yuko
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 352 - 354
  • [25] On the Design of Iterative Approximate Floating-Point Multipliers
    Towhidy, Ahmad
    Omidi, Reza
    Mohammadi, Karim
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (06) : 1623 - 1635
  • [26] Processor based Intrinsic PUF Design for Approximate Computing: Faith or Reality?
    Japa, Aditya
    Zhang, Jiliang
    Liu, Weiqiang
    Gu, Chongyan
    2023 ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM, ASIANHOST, 2023,
  • [27] Approximate Data Reuse-based Accelerator Design for Embedded Processor
    Osawa, Hisashi
    Hara-Azumi, Yuko
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (05)
  • [28] Comparative Review of Approximate Multipliers
    Goswami, Sushree Sila P.
    Paul, Bikram
    Dutt, Sunil
    Trivedi, Gaurav
    PROCEEDINGS OF THE 2020 30TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2020, : 94 - 99
  • [29] Approximate multipliers and approximate double centralizers: A fixed point approach
    Bodaghi, Abasalt
    Gordji, Madjid Eshaghi
    Paykan, Kamal
    ANALELE STIINTIFICE ALE UNIVERSITATII OVIDIUS CONSTANTA-SERIA MATEMATICA, 2012, 20 (03): : 21 - 32
  • [30] Comparative Study of Approximate Multipliers
    Masadeh, Mahmoud
    Hasan, Osman
    Tahar, Sofiene
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 415 - 418