Multi-Channel FPGA Time-to-Digital Converter With 10 ps Bin and 40 ps FWHM

被引:15
|
作者
Portaluppi, Davide [1 ,2 ]
Pasquinelli, Klaus [1 ]
Cusini, Iris [1 ]
Zappa, Franco [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, Piazza Leonardo da Vinci 32, I-20133 Milan, Italy
[2] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
Single-photon avalanche diode (SPAD); tapped delay line (TDL); time-correlated single photon counting (TCSPC); time-to-digital converter (TDC); TDC; RESOLUTION;
D O I
10.1109/TIM.2022.3152324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a novel architecture for multi-channel time-to-digital converters (TDCs) to be implemented into low-cost field-programmable gate arrays (FPGAs), achieving 10-ps least significant bit (LSB), 164-mu s full-scale range, and good linearity both in terms of differential nonlinearity (DNL) and integral nonlinearity (INL). The conceived architecture is based on the carry chain delay line model and wave union A method: the positions of both rising and falling edges that propagate in multiple parallel carry chains are recorded each time there is an HIT input. This technique effectively subdivides the ultrawide bins improving the measurement precision and, combined with the sliding-scale technique and continuous code density calibration, improves the TDC linearity. Employing the proposed architecture, we have implemented in a Xilinx Artix-7 FPGA a TDC with 20 timestamp units and validated the device in a time-correlated single photon counting (TCSPC) setup, when connected to an array chip with 5 x 5 single-photon avalanche diodes (SPADs).
引用
收藏
页数:9
相关论文
共 50 条
  • [1] A Multi-Channel FPGA-Based Time-to-Digital Converter
    Hsu, Ling-Yun
    Huang, Jiun-Lang
    [J]. PROCEEDINGS OF THE 2016 IEEE 21ST INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2016,
  • [2] An FPGA based 33-channel, 72 ps LSB time-to-digital converter
    Prasad, K. Hari
    Chandratre, V. B.
    Sukhwani, Menka
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2022, 1027
  • [3] A 2.5-ps Bin Size and 6.7-ps Resolution FPGA Time-to-Digital Converter Based on Delay Wrapping and Averaging
    Chen, Poki
    Hsiao, Ya-Yun
    Chung, Yi-Su
    Tsai, Wei Xiang
    Lin, Jhih-Min
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 114 - 124
  • [4] Multi-Channel Time-to-Digital Converter for MTCA.4 Standard in FPGA
    Lusardi, N.
    Garzetti, F.
    Geraci, A.
    Marjanovic, J.
    Gustin, M.
    [J]. 2017 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2017,
  • [5] A 1-ps Bin Size 4.87-ps Resolution FPGA Time-to-Digital Converter Based on Phase Wrapping Sorting and Selection
    Chen, Poki
    Wijaya, Joshua Adiel
    Kajihara, Seiji
    Adiono, Trio
    Chen, Hsiang-Yu
    Wang, Ruei-Ting
    Miyake, Yousuke
    [J]. IEEE ACCESS, 2022, 10 : 126429 - 126439
  • [6] A 1-ps Bin Size 4.87-ps Resolution FPGA Time-to-Digital Converter Based on Phase Wrapping Sorting and Selection
    Chen, Poki
    Wijaya, Joshua Adiel
    Kajihara, Seiji
    Adiono, Trio
    Chen, Hsiang-Yu
    Wang, Ruei-Ting
    Miyake, Yousuke
    [J]. IEEE Access, 2022, 10 : 126429 - 126439
  • [7] A 71PS-RESOLUTION MULTI-CHANNEL CMOS TIME-TO-DIGITAL CONVERTER FOR POSITRON EMISSION TOMOGRAPHY IMAGING APPLICATIONS
    Gao, Wu
    Hu-Guo, Christine
    Ollivier-Henry, Nicolas
    Hu, Yann
    Gao, Deyuan
    Wei, Tingcun
    [J]. IMAGAPP 2009: PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON COMPUTER IMAGING THEORY AND APPLICATIONS, 2009, : 171 - +
  • [8] A 4.2 ps Time-Interval RMS Resolution Time-to-Digital Converter Using a Bin Decimation Method in an UltraScale FPGA
    Wang, Yonggang
    Liu, Chong
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2632 - 2638
  • [9] A 1.15-ps Bin Size and 3.5-ps Single-Shot Precision Time-to-Digital Converter With On-Board Offset Correction in an FPGA
    Qin, X.
    Wang, L.
    Liu, D.
    Zhao, Y.
    Rong, X.
    Du, J.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (12) : 2951 - 2957
  • [10] A BiCMOS time-to-digital converter with 30 ps resolution
    Räisänen-Ruotsalainen, E
    Rahkonen, T
    Kostamovaara, J
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 278 - 281