Multi-Channel FPGA Time-to-Digital Converter With 10 ps Bin and 40 ps FWHM

被引:15
|
作者
Portaluppi, Davide [1 ,2 ]
Pasquinelli, Klaus [1 ]
Cusini, Iris [1 ]
Zappa, Franco [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, Piazza Leonardo da Vinci 32, I-20133 Milan, Italy
[2] Analog Devices Inc, Wilmington, MA 01887 USA
关键词
Single-photon avalanche diode (SPAD); tapped delay line (TDL); time-correlated single photon counting (TCSPC); time-to-digital converter (TDC); TDC; RESOLUTION;
D O I
10.1109/TIM.2022.3152324
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a novel architecture for multi-channel time-to-digital converters (TDCs) to be implemented into low-cost field-programmable gate arrays (FPGAs), achieving 10-ps least significant bit (LSB), 164-mu s full-scale range, and good linearity both in terms of differential nonlinearity (DNL) and integral nonlinearity (INL). The conceived architecture is based on the carry chain delay line model and wave union A method: the positions of both rising and falling edges that propagate in multiple parallel carry chains are recorded each time there is an HIT input. This technique effectively subdivides the ultrawide bins improving the measurement precision and, combined with the sliding-scale technique and continuous code density calibration, improves the TDC linearity. Employing the proposed architecture, we have implemented in a Xilinx Artix-7 FPGA a TDC with 20 timestamp units and validated the device in a time-correlated single photon counting (TCSPC) setup, when connected to an array chip with 5 x 5 single-photon avalanche diodes (SPADs).
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Multi-channel time-to-digital converter chip for drift chamber readout
    Chau, Alan
    DeBusschere, Derek
    Dow, Scott F.
    Flasck, Jeremy
    Levi, Michael E.
    Kirsten, Frederick
    Su, Edwin
    Santos, Dinis M.
    [J]. IEEE Transactions on Nuclear Science, 1996, 43 (3 pt 2): : 1720 - 1724
  • [22] A multi-channel time-to-digital converter chip for drift chamber readout
    Chau, A
    DeBusschere, D
    Dow, S
    Flasck, J
    Levi, ME
    Kirsten, F
    Su, E
    Santos, DM
    [J]. 1995 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD, VOLS 1-3, 1996, : 285 - 288
  • [23] 25 PS RESOLUTION, 12-BIT, 64 CHANNEL FASTBUS TIME-TO-DIGITAL CONVERTER
    SOBCZYNSKI, CW
    HAYNES, BW
    SKUBIC, MJ
    THIELMAN, HL
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (01) : 426 - 430
  • [24] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    [J]. SENSORS, 2022, 22 (06)
  • [25] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [26] A versatile multi-hit, multi-channel Vernier time-to-digital converter ASIC
    Prasad, K. Hari
    Chandratre, V. B.
    Sukhwani, Menka
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2021, 990 (990):
  • [27] A 9 Bit, 3.6 ps Resolution Pipeline Time-to-Digital Converter
    Goodarzi, Farshad
    Toofan, Siroos
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [28] A CMOS time-to-digital converter with better than 10 ps single-shot precision
    Jansson, Jussi-Pekka
    Mantyniemi, Antti
    Kostamovaara, Juha
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1286 - 1296
  • [29] A High-Resolution (< 10 ps RMS) 48-Channel Time-to-Digital Converter (TDC) Implemented in a Field Programmable Gate Array (FPGA)
    Bayer, Eugen
    Traxler, Michael
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) : 1547 - 1552
  • [30] TIME-TO-DIGITAL CONVERTER WITH DIRECT CODING AND 100PS RESOLUTION
    KALISZ, J
    SZPLET, R
    [J]. ELECTRONICS LETTERS, 1995, 31 (19) : 1658 - 1659