Carrier Mobility Enhancement of Symmetric Double Gate Junctionless Transistor

被引:4
|
作者
Sarma, Kaushik Chandra Deva [1 ]
Sharma, Santanu [2 ]
机构
[1] CIT, Dept Instrumentat Engn, Kokrajhar 783370, Kokrajhar, India
[2] Tezpur Univ, Dept Elect & Commun Engn, Tezpur 784028, India
关键词
Carrier Mobility; Double Gate; Gradual Doping; JLT;
D O I
10.1166/jno.2017.2098
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper two techniques has been proposed for enhancement of carrier mobility in a Double Gate Junction Less Transistor (DG JLT). The first technique uses a composite gate insulator consisting of two dielectrics placed with diagonal symmetry. The dielectrics used here are SiO2 and HfO2 having dielectric constants of 3.9 and 22 respectively. In the second technique, a gradual variation of doping concentration has been maintained along the length of the channel region. Extensive simulation for the structures has been carried out using TCAD. Simulation study reveals that in case of the proposed structures, the mobility in the subthreshold region is much less while in the on state of the device shows much higher mobility as compared to the conventional devices. The structure that uses gradual variation of doping concentration in the channel shows best results among the proposed structures. Transfer characteristics comparison shows that the structure has better subthreshold characteristic also.
引用
收藏
页码:1084 / 1092
页数:9
相关论文
共 50 条
  • [1] An Analytical Approach for Drain Current Modelling of a Symmetric Double Gate Junctionless Transistor
    Sharma, Santanu
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (09) : 1332 - 1339
  • [2] Empirical Model for Nonuniformly Doped Symmetric Double-Gate Junctionless Transistor
    Kumari, Vandana
    Kumar, Ayush
    Saxena, Manoj
    Gupta, Mridula
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 314 - 321
  • [3] Characterization of Symmetric and Asymmetric Double Gate Junctionless Field Effect Transistor in Subthreshold Region
    Haque, Md Mahfuzul
    Kabir, Md Humaun
    Adnan, Md Mohsinur Rahman
    2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 678 - 681
  • [4] A Physics Based Approach for Threshold Voltage Modelling of Symmetric Double Gate Junctionless Transistor with Multi Material Gate
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (04) : 479 - 483
  • [5] Double-Gate Junctionless Transistor for Analog Applications
    Baruah, Ratul Kumar
    Paily, Roy
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (03) : 1802 - 1807
  • [6] Simulation of Dual Spacer Double Gate Junctionless Transistor
    Jawade, Govind
    Chavan, Y. V.
    Wagaj, S. G.
    2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [7] Back-gate effects and mobility characterization in junctionless transistor
    Parihar, Mukta Singh
    Liu, Fanyu
    Navarro, Carlos
    Barraud, Sylvain
    Bawedin, Maryline
    Ionica, Irina
    Kranti, Abhinav
    Cristoloveanu, Sorin
    SOLID-STATE ELECTRONICS, 2016, 125 : 154 - 160
  • [8] Extraction and Analysis of Mobility in Double Gate Junctionless Transistors
    Bhuvaneshwari, Y. V.
    Kranti, Abhinav
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 283 - 288
  • [9] Analog performance investigation of misaligned double gate junctionless transistor
    S. Intekhab Amin
    R. K. Sarin
    Journal of Computational Electronics, 2015, 14 : 675 - 685
  • [10] Investigation of mobility enhancement of junctionless nanowire transistor at low temperatures
    Wang, Hao
    Han, Weihua
    Ma, Liuhong
    Li, Xiaoming
    Yang, Fuhua
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2015, 33 (04):