Through-silicon-via insertion for performance optimization in three-dimensional integrated circuits

被引:6
|
作者
Qian, Libo [1 ]
Zhu, Zhangming [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Microelect Sch, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D ICs; TSV Insertion; Interconnect delay; Signal reflection; 3-D; MODEL;
D O I
10.1016/j.mejo.2011.11.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon-via (TSV) interconnect is one of the main technologies for three-dimensional integrated circuits production (3-D ICs). Based on a parasitic parameters extraction model, first order expressions for the TSV resistances, inductances, and capacitance as functions of physical dimension and material characteristic are derived. Analyzing the impact of TSV size and placement on the interconnect timing performance and signal integrity, this paper presents an approach for TSV insertion in 3D ICs to minimize the propagation delay with consideration to signal reflection. Simulation results in multiple heterogeneous 3D architectures demonstrate that our approach in generally can result in a 49.96% improvement in average delay, a 62.28% decrease in the reflection coefficient, and the optimization for delay can be more effective for higher non-uniform inter-plane interconnects. The proposed approach can be integrated into the TSV-aware design and optimization tools for 3-D circuits to enhance system performance. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:128 / 133
页数:6
相关论文
共 50 条
  • [1] Through-silicon-via crosstalk model and optimization design for three-dimensional integrated circuits
    Qian Li-Bo
    Zhu Zhang-Ming
    Xia Yin-Shui
    Ding Rui-Xue
    Yang Yin-Tang
    CHINESE PHYSICS B, 2014, 23 (03)
  • [2] Through-silicon-via crosstalk model and optimization design for three-dimensional integrated circuits
    钱利波
    朱樟明
    夏银水
    丁瑞雪
    杨银堂
    Chinese Physics B, 2014, 23 (03) : 595 - 600
  • [3] Three-Dimensional Coaxial Through-Silicon-Via (TSV) Design
    Xu, Zheng
    Lu, Jian-Qiang
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (10) : 1441 - 1443
  • [4] A thermal model for top layer of three-dimensional integrated circuits with through silicon via
    Wang, F. (cicy4@hotmail.com), 1600, Editorial Board of Chinese Journal of Computational (29):
  • [5] Optimization of through silicon via for three-dimensional integration
    Du, Li
    Shi, Tielin
    Chen, Pengfei
    Su, Lei
    Shen, Junjie
    Shao, Jie
    Liao, Guanglan
    MICROELECTRONIC ENGINEERING, 2015, 139 : 31 - 38
  • [6] Thermal expansion behavior of through-silicon-via structures in three-dimensional microelectronic packaging
    Cheng, E. J.
    Shen, Y. -L.
    MICROELECTRONICS RELIABILITY, 2012, 52 (03) : 534 - 540
  • [7] Analytical heat transfer model for three-dimensional integrated circuits incorporating through silicon via effect
    Qian, Libo
    Zhu, Zhangming
    MICRO & NANO LETTERS, 2012, 7 (09) : 994 - 996
  • [8] Modelling of crosstalk in differential through silicon vias for three-dimensional integrated circuits
    Pan, Jin-Wei
    Fu, Kai
    Liu, Qi
    Zhao, Wen-Sheng
    Dong, Linxi
    Wang, Gaofeng
    IET MICROWAVES ANTENNAS & PROPAGATION, 2019, 13 (10) : 1529 - 1535
  • [9] Performance trend in three-dimensional integrated circuits
    Hua, Hao
    Mineo, Chris
    Schoenfliess, Kory
    Sule, Ambarish
    Melamed, Samson
    Davis, W. Rhett
    PROCEEDINGS OF THE IEEE 2006 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2006, : 45 - +
  • [10] Stack-through silicon via dynamic power consumption optimization in three-dimensional integrated circuit
    Dong Gang
    Wu Wen-Shan
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2015, 64 (02)