Through-silicon-via insertion for performance optimization in three-dimensional integrated circuits

被引:6
|
作者
Qian, Libo [1 ]
Zhu, Zhangming [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Microelect Sch, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D ICs; TSV Insertion; Interconnect delay; Signal reflection; 3-D; MODEL;
D O I
10.1016/j.mejo.2011.11.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon-via (TSV) interconnect is one of the main technologies for three-dimensional integrated circuits production (3-D ICs). Based on a parasitic parameters extraction model, first order expressions for the TSV resistances, inductances, and capacitance as functions of physical dimension and material characteristic are derived. Analyzing the impact of TSV size and placement on the interconnect timing performance and signal integrity, this paper presents an approach for TSV insertion in 3D ICs to minimize the propagation delay with consideration to signal reflection. Simulation results in multiple heterogeneous 3D architectures demonstrate that our approach in generally can result in a 49.96% improvement in average delay, a 62.28% decrease in the reflection coefficient, and the optimization for delay can be more effective for higher non-uniform inter-plane interconnects. The proposed approach can be integrated into the TSV-aware design and optimization tools for 3-D circuits to enhance system performance. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:128 / 133
页数:6
相关论文
共 50 条
  • [41] X-ray microscopy and automatic detection of defects in through silicon vias in three-dimensional integrated circuits
    Wolz, Benedikt Christopher
    Jaremenko, Christian
    Vollnhals, Florian
    Kling, Lasse
    Wrege, Jan
    Christiansen, Silke
    ENGINEERING REPORTS, 2022, 4 (12)
  • [42] Compact Modelling of Through-Silicon Vias (TSVs) in Three-Dimensional (3-D) Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    Zheng, Li-Rong
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 322 - +
  • [43] Three-dimensional integrated circuits with optical interconnections
    Kostsov, EG
    Piskunov, SV
    SECOND INTERNATIONAL CONFERENCE ON OPTICAL INFORMATION PROCESSING, 1996, 2969 : 100 - 103
  • [44] Materials challenges in three-dimensional integrated circuits
    Kuan-Neng Chen
    King-Ning Tu
    MRS Bulletin, 2015, 40 : 219 - 222
  • [45] Materials challenges in three-dimensional integrated circuits
    Chen, Kuan-Neng
    Tu, King-Ning
    MRS BULLETIN, 2015, 40 (03) : 219 - 222
  • [46] Fabrication technologies for three-dimensional integrated circuits
    Reif, R
    Fan, A
    Chen, KN
    Das, S
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 33 - 37
  • [47] Analysis and optimization of TSV-TSV coupling in three-dimensional integrated circuits
    Zhao Yingbo
    Dong Gang
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [48] Implementation of carbon nanotube bundles in sub-5 micron diameter through-silicon-via structures for three-dimensionally stacked integrated circuits
    Ghosh, Kaushik
    Verma, Yashwant K.
    Tan, Chuan Seng
    MATERIALS TODAY COMMUNICATIONS, 2015, 2 : E16 - E25
  • [49] Tapered Differential Multibit Through Glass Vias for Three-Dimensional Integrated Circuits
    Kumar, Ajay
    Dhiman, Rohit
    2022 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2022,
  • [50] Speeding up carbon nanotube integrated circuits through three-dimensional architecture
    Yunong Xie
    Zhiyong Zhang
    Donglai Zhong
    Lianmao Peng
    Nano Research, 2019, 12 : 1810 - 1816