Through-silicon-via insertion for performance optimization in three-dimensional integrated circuits

被引:6
|
作者
Qian, Libo [1 ]
Zhu, Zhangming [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Microelect Sch, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D ICs; TSV Insertion; Interconnect delay; Signal reflection; 3-D; MODEL;
D O I
10.1016/j.mejo.2011.11.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon-via (TSV) interconnect is one of the main technologies for three-dimensional integrated circuits production (3-D ICs). Based on a parasitic parameters extraction model, first order expressions for the TSV resistances, inductances, and capacitance as functions of physical dimension and material characteristic are derived. Analyzing the impact of TSV size and placement on the interconnect timing performance and signal integrity, this paper presents an approach for TSV insertion in 3D ICs to minimize the propagation delay with consideration to signal reflection. Simulation results in multiple heterogeneous 3D architectures demonstrate that our approach in generally can result in a 49.96% improvement in average delay, a 62.28% decrease in the reflection coefficient, and the optimization for delay can be more effective for higher non-uniform inter-plane interconnects. The proposed approach can be integrated into the TSV-aware design and optimization tools for 3-D circuits to enhance system performance. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:128 / 133
页数:6
相关论文
共 50 条
  • [21] Thermal and mechanical reliability of thermal through-silicon vias in three-dimensional integrated circuits
    Qu, Chenlei
    Dai, Ruoyu
    Zheng, Jieqing
    Hu, Yusheng
    Zhang, Jinhao
    MICROELECTRONICS RELIABILITY, 2023, 143
  • [22] Thermal Via Structural Design in Three-Dimensional Integrated Circuits
    Hwang, Leslie
    Lin, Kevin L.
    Wong, Martin D. F.
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 103 - 108
  • [23] Repeater Insertion for Two-Terminal Nets in Three-Dimensional Integrated Circuits
    Xu, Hu
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    NANO-NET, 2009, 20 : 141 - 150
  • [24] Fabrication and electrical characterization of sub-micron diameter through-silicon via for heterogeneous three-dimensional integrated circuits
    Abbaspour, R.
    Brown, D. K.
    Bakir, M. S.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2017, 27 (02)
  • [25] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Valas, S
    Herman, MI
    Katehi, LPB
    2000 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2000, : 1875 - 1878
  • [26] Three-dimensional Integrated Circuits Design
    Xie, Yuan
    Marchal, Pol
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2011, 5 (03): : 159 - 159
  • [27] Isolation in three-dimensional integrated circuits
    Margomenos, A
    Herrick, KJ
    Herman, MI
    Valas, S
    Katehi, LPB
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2003, 51 (01) : 25 - 32
  • [28] Electromigration in three-dimensional integrated circuits
    Shen, Zesheng
    Jing, Siyi
    Heng, Yiyuan
    Yao, Yifan
    Tu, K. N.
    Liu, Yingxia
    APPLIED PHYSICS REVIEWS, 2023, 10 (02)
  • [29] Integrated Passive Device for TSV(Through-Silicon-Via) Interposer
    Kim, Gu-Sung
    2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2017, : 506 - 507
  • [30] Simplified Assembly of Through-Silicon-Via Integrated Ion Traps
    Zhao, Peng
    Li, Hong Yu
    Likforman, Jean-Pierre
    Henner, Theo
    Lim, Yu Dian
    Hu, Liang Xing
    Seit, Wen Wei
    Luca, Guidoni
    Tan, Chuan Seng
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (09): : 1337 - 1343