Performance Improvement of Radix-4 Booth Multiplier on Negative Partial Products

被引:0
|
作者
Li, Yang [1 ]
Tang, Xiqin [2 ]
Liu, Wanting [1 ]
Qiao, Shushan [2 ]
Zhou, Yumei [2 ]
Shang, Delong [2 ]
机构
[1] Univ Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Nanjing, Peoples R China
[2] Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Inst Microelect, Nanjing, Peoples R China
关键词
booth multiplier; booth algorithm; negative partial product; positive partial product; low power;
D O I
10.1109/ICICM54364.2021.9660365
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The traditional Booth decoding applied in Radix-4 Booth multiplier algorithm, introduces a lot of complement operations during processing negative partial products, which increases the design complexity and deteriorates the system performance. To handle this issue, combinations of the classification partial products are analyzed to eliminate the complement conversion in certain situations. Based on this algorithm, an improved 16X16 Radix-4 Booth multiplier with a novel two-stage decoding process is proposed. The design is implemented with Synopsys Design Compiler under SMIC CMOS 55nm technology. The synthesis results show that this work has improvement on reducing the power consumption, boosting the working speed, and narrowing the circuit size.
引用
收藏
页码:222 / 226
页数:5
相关论文
共 50 条
  • [41] Performance analysis of radix-4 adders
    Asif, Shahzad
    Vesterbacka, Mark
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (02) : 111 - 120
  • [42] A hybrid radix-4/radix-8 low power signed multiplier architecture
    Cherkauer, BS
    Friedman, EG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (08): : 656 - 659
  • [43] Implementation of Radix 4 Booth Multiplier using MGDI technique
    Kumre, Laxmi
    Somkuwar, Ajay
    Agnihotri, Ganga
    2013 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS & 2013 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMMUNICATIONS & RENEWABLE ENERGY (AICERA/ICMICR), 2013,
  • [44] FPGA Implementation of a Novel Multifunction Modulo (2n ± 1) Multiplier Using Radix-4 Booth Encoding Scheme
    Kuo, Chao-Tsung
    Wu, Yao-Cheng
    APPLIED SCIENCES-BASEL, 2023, 13 (18):
  • [45] Design of Approximate Radix-4 Booth Multipliers for Error-Tolerant Computing
    Liu, Weiqiang
    Qian, Liangyu
    Wang, Chenghua
    Jiang, Honglan
    Han, Jie
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (08) : 1435 - 1441
  • [46] A Two-Speed, Radix-4, Serial-Parallel Multiplier
    Moss, Duncan J. M.
    Boland, David
    Leong, Philip H. W.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 769 - 777
  • [47] Efficient modular hybrid adders and Radix-4 booth multipliers for DSP applications
    Patali, Pramod
    Kassim, Shahana Thottathikkulam
    MICROELECTRONICS JOURNAL, 2020, 96
  • [48] Unified radix-4 multiplier for GF(p) and GF(2∧n)
    Au, LS
    Burgess, N
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2003, : 226 - 236
  • [49] Hybrid radix-4/-8 truncated multiplier for mobile GPU applications
    Choi, Seongrim
    Kim, Gyeonghoon
    Yoo, Hoi-Jun
    Nam, Byeong-Gyu
    ELECTRONICS LETTERS, 2014, 50 (23) : 1680 - 1681
  • [50] Radix-4 Recoded Multiplier on Quantum-Dot Cellular Automata
    Hanninen, Ismo
    Takala, Jarmo
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 118 - 127