Performance Improvement of Radix-4 Booth Multiplier on Negative Partial Products

被引:0
|
作者
Li, Yang [1 ]
Tang, Xiqin [2 ]
Liu, Wanting [1 ]
Qiao, Shushan [2 ]
Zhou, Yumei [2 ]
Shang, Delong [2 ]
机构
[1] Univ Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Nanjing, Peoples R China
[2] Chinese Acad Sci, Nanjing Inst Intelligent Technol IMECAS, Inst Microelect, Nanjing, Peoples R China
关键词
booth multiplier; booth algorithm; negative partial product; positive partial product; low power;
D O I
10.1109/ICICM54364.2021.9660365
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The traditional Booth decoding applied in Radix-4 Booth multiplier algorithm, introduces a lot of complement operations during processing negative partial products, which increases the design complexity and deteriorates the system performance. To handle this issue, combinations of the classification partial products are analyzed to eliminate the complement conversion in certain situations. Based on this algorithm, an improved 16X16 Radix-4 Booth multiplier with a novel two-stage decoding process is proposed. The design is implemented with Synopsys Design Compiler under SMIC CMOS 55nm technology. The synthesis results show that this work has improvement on reducing the power consumption, boosting the working speed, and narrowing the circuit size.
引用
收藏
页码:222 / 226
页数:5
相关论文
共 50 条
  • [21] Radix-4 multiplier with regular layout structure
    Park, B
    Shin, M
    Park, IC
    Kyung, CM
    ELECTRONICS LETTERS, 1998, 34 (15) : 1446 - 1447
  • [22] Improving Radix-4 Feedforward Scalable Montgomery Modular Multiplier by Precomputation and Double Booth-Encodings
    Wu, Tao
    2013 3RD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2013, : 596 - 600
  • [23] A comparison of layout implementations of Pipelined and Non-Pipelined Signed Radix-4 Array Multiplier and Modified booth multiplier architectures
    de Oliveira, Leonardo L.
    Santos, Cristiano
    Ferrão, Daniel
    Costa, Eduardo
    Monteiro, José
    Martins, João Baptista
    Bampi, Sergio
    Reis, Ricardo
    IFIP Advances in Information and Communication Technology, 2007, 240 : 25 - 39
  • [24] A comparison of layout implementations of pipelined and non-pipelined signed radix-4 array multiplier and modified booth multiplier architectures
    de Oliveira, Leonardo L.
    Santos, Cristiano
    Ferrao, Daniel
    Costa, Eduardo
    Monteiro, Jose
    Martins, Joao Baptista
    Bampi, Sergio
    Reis, Ricardo
    VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 25 - +
  • [25] Efficient Radix-4 Approximated Modified Booth Multiplier for Signal Processing and Computer Vision: A Probabilistic Design Approach
    Gowda, Bindu G.
    Prashanth, H. C.
    Muralidhara, V. N.
    Rao, Madhav
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [26] Area-delay efficient Radix-4 8x8 Booth multiplier for DSP applications
    Singhal, Subodh K.
    Patel, Sujit K.
    Mahajan, Anurag
    Saxena, Gaurav
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (04) : 2012 - 2028
  • [27] High Performance Integer Multiplier on FPGA with Radix-4 Number Theoretic Transform
    Chang, Boon-Chiao
    Lee, Wai-Kong
    Goi, Bok-Min
    Hwang, Seong Oun
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2022, 16 (08): : 2816 - 2830
  • [28] Multiply Accumulate Unit Using Radix-4 Booth encoding
    Patil, Priyanka A.
    Kulkarni, Charudatta
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1076 - 1080
  • [29] Array hybrid multiplier versus modified booth multiplier: Comparing area and power consumption of layout implementations of signed radix-4 architectures
    de Oliveira, LL
    Costa, E
    Bampi, S
    Baptista, J
    Monteiro, J
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 213 - 216
  • [30] Fast Scalable Radix-4 Montgomery Modular Multiplier
    Wang, Sheng-Hong
    Lin, Wen-Ching
    Ye, Jheng-Hao
    Shieh, Ming-Der
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,