共 50 条
- [21] Radix-4 multiplier with regular layout structure ELECTRONICS LETTERS, 1998, 34 (15) : 1446 - 1447
- [22] Improving Radix-4 Feedforward Scalable Montgomery Modular Multiplier by Precomputation and Double Booth-Encodings 2013 3RD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2013, : 596 - 600
- [24] A comparison of layout implementations of pipelined and non-pipelined signed radix-4 array multiplier and modified booth multiplier architectures VLSI-SOC: FROM SYSTEMS TO SILICON, 2007, 240 : 25 - +
- [25] Efficient Radix-4 Approximated Modified Booth Multiplier for Signal Processing and Computer Vision: A Probabilistic Design Approach 2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
- [27] High Performance Integer Multiplier on FPGA with Radix-4 Number Theoretic Transform KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2022, 16 (08): : 2816 - 2830
- [28] Multiply Accumulate Unit Using Radix-4 Booth encoding PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1076 - 1080
- [29] Array hybrid multiplier versus modified booth multiplier: Comparing area and power consumption of layout implementations of signed radix-4 architectures 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 213 - 216
- [30] Fast Scalable Radix-4 Montgomery Modular Multiplier 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,