Variability and Soft-error Resilience in Dependable VLSI Platform

被引:0
|
作者
Mitsuyama, Yukio [1 ]
Onodera, Hidetoshi [2 ]
机构
[1] Kochi Univ Technol, Dept Elect Engn, Kami, Japan
[2] Kyoto Univ, Dept Commun & Comp Engn, Kyoto, Japan
来源
2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS) | 2014年
关键词
dependable; robust; variability; monitoring; compensation; reconfigurable architecture; soft error; radiation test; RECONFIGURABLE ARCHITECTURE; FLIP-FLOP; DESIGN;
D O I
10.1109/ATS.2014.20
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Extreme scaling imposes enormous challenges, such as variability increase and soft-error vulnerability, on the resilience of VLSI circuits and systems. For coping with those threats, we have been developing a VLSI platform that can realize a dependable circuit with required level of reliability. In the platform, circuit-level resilience to variability is achieved by on-chip performance monitoring and variability compensation by localized body biasing. Architecture-level resilience to soft-errors is accommodated by a mixed-grained reconfigurable array in which functionality as well as reliability can be configured. Those properties have been experimentally verified by proof-of-concept chips in 65nm process. Overview of the variability and soft-error resilience of the platform will be explained, followed by experimental demonstrations.
引用
收藏
页码:45 / 50
页数:6
相关论文
共 50 条
  • [31] Fingerprinting: Bounding soft-error detection latency and bandwidth
    Smolens, JC
    Gold, BT
    Kim, J
    Falsafi, B
    Hoe, JC
    Nowatzyk, AG
    ACM SIGPLAN NOTICES, 2004, 39 (11) : 224 - 234
  • [32] Online Soft-Error Vulnerability Estimation for Memory Arrays
    Vijayan, Arunkumar
    Koneru, Abhishek
    Ebrahimi, Mojtaba
    Chakrabarty, Krishnendu
    Tahoori, Mehdi B.
    2016 IEEE 34TH VLSI TEST SYMPOSIUM (VTS), 2016,
  • [33] An Industrial Fault Injection Platform for Soft-Error Dependability Analysis and Hardening of Complex System-On-a-Chip
    Daveau, Jean-Marc
    Blampey, Alexandre
    Gasiot, Gilles
    Bulone, Joseph
    Roche, Philippe
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 212 - +
  • [34] Soft-error Monte Carlo modeling program, SEMM
    Murley, PC
    Srinivasan, GR
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1996, 40 (01) : 109 - 118
  • [35] On accelerating soft-error detection by targeted pattern generation
    Sanyal, Alodeep
    Ganeshpure, Kunal
    Kundu, Sandip
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 723 - +
  • [36] Soft-error tolerance analysis and optimization of nanometer circuits
    Dhillon, YS
    Diril, AU
    Chatterjee, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 288 - 293
  • [37] Soft-error simulation system and application to SRAM design
    Satoh, S
    Sudo, R
    Tashiro, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1996, 32 (01): : 119 - 127
  • [38] Neutron soft-error simulation for semiconductor memory devices
    Kawakami, Y
    Yamamoto, Y
    Tanaka, K
    Hane, M
    Watanabe, Y
    NEC RESEARCH & DEVELOPMENT, 2002, 43 (02): : 146 - 152
  • [39] Impact of scaling on soft-error rates in commercial microprocessors
    Seifert, N
    Zhu, XW
    Massengill, LW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (06) : 3100 - 3106
  • [40] Performing the soft-error rate (SER) on a TDBI chamber
    Chang, V
    Chien, WTK
    Advanced Reliability Modeling, 2004, : 49 - 56