Design of a High-Frequency Very Low-Power Direct Digital Frequency Synthesizer

被引:1
|
作者
Hasannezhad, Mojtaba [1 ]
Jannesari, Abumoslem [1 ]
Lotfizad, Mojtaba [1 ]
机构
[1] Tarbiat Modares Univ, Elect & Comp Engn, Tehran, Iran
关键词
Direct digital frequency synthesizer; sine-weighted DAC; non-uniform segmentation; return to zero; Gilbert cell; TO-ANALOG CONVERTERS; DAC; GHZ; PHASE;
D O I
10.1142/S0218126616500857
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presented a low-power Direct Digital Frequency Synthesizer (DDFS) using non-uniform sine-weighted digital-to-analog convertor (DAC). To avoid the need for a sharp filter to generate signals near and beyond the Nyquist frequency, parallel DACs, which cause to speed relaxation in a single DAC as well, and return-to-zero (RZ) technique were used. To reduce the area and power in parallel DACs, non-uniform sine-weighted DAC design method was proposed. This technique causes to reduce power consumption in DACs up to 48.47%, and nearly the same amount of reduction in the area. Meanwhile, by modifying weights of DAC cells, Gilbert cell, the latter block in DDFS structure, was omitted. Although these proposed methods are quite frequency independent, simulations with MATLAB and Cadence in 0.18 pm CMOS technology were used to demonstrate those. Then, the designed DDFS with 5-bit frequency resolution could generate different output sine signals with acceptable spurious free dynamic range (SFDR).
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Low-power direct digital frequency synthesizer
    Curticapean, F
    Niittylahti, J
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 822 - 825
  • [2] A High Speed Low-Power Accumulator for Direct Digital Frequency Synthesizer
    Kim, Yong Sin
    Kang, Sung-Mo
    [J]. 2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 502 - 505
  • [3] A low-power High-SFDR CMOS direct digital frequency synthesizer
    Wang, JS
    Lin, SJ
    Yeh, CW
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1670 - 1673
  • [4] A low-power, memoryless direct digital frequency synthesizer architecture
    Palomäki, KI
    Nittylahti, J
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 77 - 80
  • [5] Design and Analysis of Low Power and High SFDR Direct Digital Frequency Synthesizer
    Choi, Ji-Min
    Yoon, Dong-Hyun
    Jung, Dong-Kyu
    Seong, Kiho
    Han, Jae-Soub
    Lee, Woojoo
    Baek, Kwang-Hyun
    [J]. IEEE ACCESS, 2020, 8 : 67581 - 67590
  • [6] A low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A
    Obrecht, M
    Fahim, A
    Elmasry, MI
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 593 - 596
  • [7] Low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A.
    Obrecht, M.
    Fahim, A.
    Elmasry, M.I.
    [J]. Proceedings of the Custom Integrated Circuits Conference, 1999, : 593 - 596
  • [8] Low-Power and High-SFDR Direct Digital Frequency Synthesizer Based on Hybrid CORDIC Algorithm
    Sung, Tze-Yun
    Ko, Lyu-Ting
    Hsin, Hsi-Chin
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 249 - +
  • [9] A Low-Power and High-SFDR Direct Digital Frequency Synthesizer based on Adaptive Recoding CORDIC
    Zhang, Jianfeng
    Liu, Hengzhu
    [J]. 2015 IEEE 16TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2015,
  • [10] A low-power segmented nonlinear DAC-based direct digital frequency synthesizer
    Jiang, JD
    Lee, EKF
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) : 1326 - 1330